XC886/888CLM
Memory Organization
User’s Manual
3-39
V1.3, 2010-02
Memory Organization, V 1.2
3.5.5.12
SSC Registers
The SSC SFRs can be accessed in the standard memory area (RMAP = 0).
3.5.5.13
MultiCAN Registers
The MultiCAN SFRs can be accessed in the standard memory area (RMAP = 0).
Table 3-14
SSC Register Overview
Addr Register Name
Bit
7
6
5
4
3
2
1
0
RMAP = 0
A9H
SSC_PISEL
Reset: 00H
Port Input Select Register
Bit Field
0
CIS
SIS
MIS
Type
r
rw
rw
rw
AAH
SSC_CONL
Reset: 00H
Control Register Low
Programming Mode
Bit Field
LB
PO
PH
HB
BM
Type
rw
rw
rw
rw
rw
AAH
SSC_CONL
Reset: 00H
Control Register Low
Operating Mode
Bit Field
0
BC
Type
r
rh
ABH
SSC_CONH
Reset: 00H
Control Register High
Programming Mode
Bit Field
EN
MS
0
AREN
BEN
PEN
REN
TEN
Type
rw
rw
r
rw
rw
rw
rw
rw
ABH
SSC_CONH
Reset: 00H
Control Register High
Operating Mode
Bit Field
EN
MS
0
BSY
BE
PE
RE
TE
Type
rw
rw
r
rh
rwh
rwh
rwh
rwh
ACH
SSC_TBL
Reset: 00H
Transmitter Buffer Register Low
Bit Field
TB_VALUE
Type
rw
ADH
SSC_RBL
Reset: 00H
Receiver Buffer Register Low
Bit Field
RB_VALUE
Type
rh
AEH
SSC_BRL
Reset: 00H
Baud Rate Timer Reload
Register Low
Bit Field
BR_VALUE
Type
rw
AFH
SSC_BRH
Reset: 00H
Baud Rate Timer Reload
Register High
Bit Field
BR_VALUE
Type
rw
Table 3-15
CAN Register Overview
Addr Register Name
Bit
7
6
5
4
3
2
1
0
RMAP = 0
D8H
ADCON
Reset: 00H
CAN Address/Data Control
Register
Bit Field
V3
V2
V1
V0
AUAD
BSY
RWEN
Type
rw
rw
rw
rw
rw
rh
rw
D9H
ADL
Reset: 00H
CAN Address Register Low
Bit Field
CA9
CA8
CA7
CA6
CA5
CA4
CA3
CA2
Type
rwh
rwh
rwh
rwh
rwh
rwh
rwh
rwh
DAH
ADH
Reset: 00H
CAN Address Register High
Bit Field
0
CA13
CA12
CA11
CA10
Type
r
rwh
rwh
rwh
rwh
*