XC886/888CLM
Timers
User’s Manual
13-22
V1.3, 2010-02
Timers, V 1.0
13.2.8
Module Suspend Control
Timer 2 and Timer 21 can be configured to stop their counting when the OCDS enters
monitor mode (see
) by setting their respective module suspend bits,
T2SUSP and T21SUSP, in SFR MODSUSP.
MODSUSP
Module Suspend Control Register
Reset Value: 01
H
7
6
5
4
3
2
1
0
0
T21SUSP
T2SUSP
T13SUSP
T12SUSP WDTSUSP
r
rw
rw
rw
rw
rw
Field
Bits
Type Description
T2SUSP
3
rw
Timer 2 Debug Suspend Bit
0
Timer 2 will not be suspended.
1
Timer 2 will be suspended.
T21SUSP
4
rw
Timer 21 Debug Suspend Bit
0
Timer 21 will not be suspended.
1
Timer 21 will be suspended.
0
[7:5]
r
Reserved
Returns 0 if read; should be written with 0.
*