XC886/888CLM
Capture/Compare Unit 6
User’s Manual
14-76
V1.3, 2010-02
CCU6, V 1.0
Field
Bits
Type Description
MCMP
5:0
rh
Multi-Channel PWM Pattern
Bit field MCMP is written by a shadow transfer from bit
field MCMPS. It contains the output pattern for the
multi-channel mode. If this mode is enabled by bit
MCMEN in register MODCTR, the output state of the
following output signal can be modified:
Bit 0 multi-channel state for output CC60
Bit 1 multi-channel state for output COUT60
Bit 2 multi-channel state for output CC61
Bit 3 multi-channel state for output COUT61
Bit 4 multi-channel state for output CC62
Bit 5 multi-channel state for output COUT62
The multi-channel patterns can set the related output
to the passive state.
0
The output is set to the passive state. The PWM
generated by T12 or T13 is not taken into
account.
1
The output can deliver the PWM generated by
T12 or T13 (according to register MODCTR).
While IDLE = 1, bit field MCMP is cleared.
R
6
rh
Reminder Flag
This reminder flag indicates that the shadow transfer
from bit field MCMPS to MCMP has been requested by
the selected trigger source. This bit is cleared when
the shadow transfer takes place and while
MCMEN = 0.
0
Currently, no shadow transfer from MCMPS to
MCMP is requested.
1
A shadow transfer from MCMPS to MCMP has
been requested by the selected trigger source,
but it has not yet been executed, because the
selected synchronization condition has not yet
occurred.
0
7
r
Reserved
Returns 0 if read; should be written with 0.
*