XC886/888CLM
Analog-to-Digital Converter
User’s Manual
16-57
V1.3, 2010-02
ADC, V 1.0
Writing a 1 to a bit position in register VFCR clears the corresponding valid flag in
registers RESRx/RESRAx. If a hardware event triggers the setting of a bit VFx and
VFCx = 1, the bit VFx is cleared (software overrules hardware).
The result control registers RCRx contain bits that control the behavior of the result
registers and monitor their status.
VFCR
Valid Flag Clear Register
(CE
H
)
Reset Value: 00
H
7
6
5
4
3
2
1
0
0
VFC3
VFC2
VFC1
VFC0
r
w
w
w
w
Field
Bits
Type Description
VFCx(x = 0 - 3)
x
w
Clear Valid Flag for Result Register x
0
B
No action
1
B
Bit VFCx is reset.
0
[7:4]
r
Reserved
Returns 0 if read; should be written with 0.
RCRx (x = 0 - 3)
Result Control Register x
(CA
H
+ x * 1)
Reset Value: 00
H
7
6
5
4
3
2
1
0
VFCTR
WFR
0
IEN
0
DRCTR
rw
rw
r
rw
r
rw
*