837
Chapter 41 Up/Down Counter
3.Configuration
Figure 3-2 Configuration Diagram
UDCR1
UDRC1
CITE
UDCS1: bit6
0
1
CMS1-0
UDCC1: bit11 -10
0
0
1
1
0
1
1
0
CES1-0 UDCC1: bit 9-8
0
0
1
1 0
1 1
0
UDCC1: bit1-0, bit 2
CGE1-0
0
0
1
1
0
1
1
0
CGSC
UDCLR UDCC1: bit2
0
1
Clear
Disabling
UDIE
UDCS1: bit5
1
0
UDFF
UDCS1: bit2
0
1
CSTR
UDCS1: bit7
0
1
Start counting
CFIE
UDCC1: bit 13
0
1
CLKS
UDCC1: bit 12
0
1
OR
OR
1
1
1
0
0
1
0
0
UDF1-0
UDCS1: bit 1-0
0
0
1
1
0
1
1
0
M16E UDCC0 : bit15
0
8 bit mode
Up/Down Counter 1 (8 Bit Mode)
AIN1/SIN3/P20.4
P20 EPFR20.4
0
1
BIN1/SOT3/P20.5
P20 EPFR20.5
0
1
ZIN1/SCK3/P20.6
P20 EPFR20.6
0
1
OR
UCRE
UDCC1:bit5
0
1
CTUT UDCC1: bit6
0
1
1
0
RLDE UDCC1: bit4
0
1
CDCF
UDCC1: bit14
0
1
CMPF
UDCS1: bit4
0
1
OVFF
UDCS1: bit3
0
1
-
-
0
0
1
1
0
1
1
0
0 0
0
0
0
0
1
-
-
0
0
0
0
0
0
0
Timer mode (Countdown only)
Up/down count mode
Phase difference count mode (Multiply by 2)
Phase difference count mode (Multiply by 4)
No change direction
Direction changed
Stop counting
Disable interrupts
Enable interrupts
8 bit mode
WRITE 0: Flag clear
Peripheral clock
CLKP
Prescaler
CLKP divided by 2
CLKP divided by 8
From port data
register
From port data
register
From port data
register
Others
Enable UDC
Others
Enable UDC
Others
Enable UDC
Read from port
Read
from
port
Read from
port
Edge
detection
Edge
detection
Disable edge detection
Enable falling edge detection
Enable rising edge detection
Enable both edge detection
Gate
Activation
No impact
Data transfer
* Only 16 bit transfer is enabled
while counting stops.
Up/Down Counter (Read only)
Reload/compare register (Write only)
Reload
Counter clear
Disable reload
Enable reload
No input
Countdown
Countup
Both countdown and countup
Write: Disabled, Read only
Selector/Count Control
Disable edge detection
Enable falling edge detection
Enable rising edge detection
Disable setting
Disable level detection
Enable LOW level detection
Enable HIGH level detection
Disable setting
1: Gate function
0: Counter clear function
Com-
pare
UDC1 interrupt
(#129)
Compare match
No compare match
Disable interrupts
Enable interrupts
Disable interrupts
Enable interrupts
No underflow
Underflowed
Disable counter clear
Enable counter clear
No overflow
Overflowed
WRITE 0: Flag clear
WRITE 0: Flag clear
WRITE 0: Flag clear
Summary of Contents for FR Family FR60 Lite
Page 2: ...FUJITSU LIMITED ...
Page 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Page 15: ...xi ...
Page 16: ...xii ...
Page 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Page 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Page 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 169: ...153 Chapter 9 Reset 10 Caution ...
Page 170: ...154 Chapter 9 Reset 10 Caution ...
Page 180: ...164 Chapter 10 Standby 7 Q A ...
Page 182: ...166 Chapter 10 Standby 8 Caution ...
Page 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Page 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Page 222: ...206 Chapter 13 Clock Control 8 Caution ...
Page 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Page 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Page 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Page 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Page 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Page 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Page 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Page 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Page 412: ...396 Chapter 28 Bit Search 8 Caution ...
Page 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Page 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Page 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Page 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Page 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Page 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Page 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Page 790: ...774 Chapter 37 Output Compare 8 Caution ...
Page 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Page 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Page 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Page 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Page 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Page 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Page 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Page 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Page 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Page 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Page 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Page 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Page 1034: ...1018 Chapter 56 Electrical Specification ...
Page 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Page 1036: ......
Page 1038: ......