209
Chapter 14 PLL Interface
4.Registers
(See “
Meaning of Bit Attribute Symbols (Page No.10)
” for details of the attributes.)
• Bit7-6: Reserved bits.The read value is always “0”.
• Bit5-0: PLL divide-by-N selection
(Note)
The register value can not be changed once PLL is selected as clock source (CLKS[1:0]=”10”).
(Note)
It is strongly recommended to disable the PLL (CLKR.PLL1EN=0) while or after changing the
PLLDIVM and PLLDIVN registers and to enable the PLL (CLKR.PLL1EN=1) afterwards.
• PLLDIVG: Address 048Eh (Access: Byte, Halfword, Word)
(See “
Meaning of Bit Attribute Symbols (Page No.10)
” for details of the attributes.)
• Bit7-4: Reserved bits.Always write “0” to these bits.
• Bit3-0: PLL auto gear start/end divide-by-G selection
(Note)
See chapter
6. Clock Auto Gear Up/Down
for detailed information on how to use this function.
(Note)
Even though it is possible to select an odd division ratio (:3, :5, :7, etc.) for the divide-by-G counter it
is not recommended. Always select an even division ratio (:2, :4, :6, etc.).
(Note)
The register value can not be changed once PLL is selected as clock source (CLKS[1:0]=”10”).
DVN5-DVN0
Φ
: Base clock divide-by-N (feedback to PLL)
000000
Base clock
(F
CL-MAIN
)
:
1 (no division)
000001
Base clock
(F
CL-MAIN
)
:
2 (division by 2)
000010
Base clock
(F
CL-MAIN
)
:
3 (division by 3)
000011
Base clock
(F
CL-MAIN
)
:
4 (division by 4)
000100
Base clock
(F
CL-MAIN
)
:
5 (division by 5)
000101
Base clock
(F
CL-MAIN
)
:
6 (division by 6)
000110
Base clock
(F
CL-MAIN
)
:
7 (division by 7)
000111
Base clock
(F
CL-MAIN
)
:
8 (division by 8)
......
.....
111111
Base clock
(F
CL-MAIN
)
:
64 (division by 64)
7
6
5
4
3
2
1
0
bit
-
-
-
-
DVG3
DVG2
DVG1
DVG0
0
0
0
0
0
0
0
0
Initial value (
INIT pin input,
watchdog reset
)
0
0
0
0
X
X
X
X
Initial value
(Software reset)
R0/W0
R0/W0
R0/W0
R0/W0
R/W
R/W
R/W
R/W
Attribute
DVG3-DVG0
PLL output divided-by-G start/end frequency (generates
Φ
: Base clock)
0000
Auto gear disabled (inital value)
0001
Source (F
CL-PLL
)
:
2 (division by 2)
0010
Source (F
CL-PLL
)
:
3 (division by 3)
0011
Source (F
CL-PLL
)
:
4 (division by 4)
0100
Source (F
CL-PLL
)
:
5 (division by 5)
0101
Source (F
CL-PLL
)
:
6 (division by 6)
0110
Source (F
CL-PLL
)
:
7 (division by 7)
0111
Source (F
CL-PLL
)
:
8 (division by 8)
......
.....
1111
Source (F
CL-PLL
)
:
16 (division by 16)
Summary of Contents for FR Family FR60 Lite
Page 2: ...FUJITSU LIMITED ...
Page 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Page 15: ...xi ...
Page 16: ...xii ...
Page 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Page 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Page 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 169: ...153 Chapter 9 Reset 10 Caution ...
Page 170: ...154 Chapter 9 Reset 10 Caution ...
Page 180: ...164 Chapter 10 Standby 7 Q A ...
Page 182: ...166 Chapter 10 Standby 8 Caution ...
Page 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Page 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Page 222: ...206 Chapter 13 Clock Control 8 Caution ...
Page 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Page 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Page 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Page 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Page 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Page 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Page 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Page 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Page 412: ...396 Chapter 28 Bit Search 8 Caution ...
Page 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Page 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Page 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Page 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Page 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Page 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Page 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Page 790: ...774 Chapter 37 Output Compare 8 Caution ...
Page 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Page 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Page 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Page 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Page 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Page 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Page 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Page 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Page 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Page 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Page 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Page 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Page 1034: ...1018 Chapter 56 Electrical Specification ...
Page 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Page 1036: ......
Page 1038: ......