1014
Chapter 55 Flash Security
4.Register
Remark: The Flash Security Vector Re-Fetch sequence is especially intented to be used after a chip erase
command to update the security status without the need of applying an external INITX reset or after changing
the status of the FSV1 security vector.
Remark: For both Security Vector Re-Fetch and CRC32 it is not recommended to start these sequences from
programs located in the Flash Memory itself.
Remark: Before starting the CRC32 checksum it is recommended to set the RC oscillation in the 2MHz
operation mode to avoid long runtimes. See the RCSEL bit in Chapter
4.1
Clock Monitor Configuration
Register (Page No.943)
.
• Bit31-0: CRC32 checksum result
This register contains the CRC32 checksum result after completion of the CRC32 checksum sequence (the
sequence completion is indicated by FSCR1.RDY). The CRC checksum is calculated in a standard CRC32/
AAL5 algorithm with the polygon x^32+x^26+x^23+x^22+x^16+x^12+x^11+x^10+x^8+x^7+x^5+x^4+x^2+x+1.
■
FSCR1: Address 7104h (Access: Byte (read), Word (write))
(See “
Meaning of Bit Attribute Symbols (Page No.10)
” for details of the attributes.)
CRC31-CRC0
Function
CRC32 Checksum (read only)
31
30
29
28
27
26
25
24
bit
-
-
-
-
-
-
-
RDY
0
0
0
0
0
0
0
0
Initial value (
INIT pin input,
watchdog reset
)
X
X
X
X
X
X
X
X
Initial value
(Software reset)
R0/WX
R0/WX
R0/WX
R0/WX
R0/WX
R0/WX
R0/WX
R
Attribute
23
22
21
20
19
18
17
16
bit
-
-
-
-
CSZ3
CSZ2
CSZ1
CSZ0
0
0
0
0
0
0
0
0
Initial value (
INIT pin input,
watchdog reset
)
X
X
X
X
X
X
X
X
Initial value
(Software reset)
R0/WX
R0/WX
R0/WX
R0/WX
R/W
R/W
R/W
R/W
Attribute
15
14
13
12
11
10
9
8
bit
CSA15
CSA14
CSA13
CSA12
CSA11
CSA10
CSA9
CSA8
0
0
0
0
0
0
0
0
Initial value (
INIT pin input,
watchdog reset
)
X
X
X
X
X
X
X
X
Initial value
(Software reset)
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Attribute
7
6
5
4
3
2
1
0
bit
CSA7
CSA6
CSA5
CSA4
CSA3
CSA2
CSA1
CSA0
0
0
0
0
0
0
0
0
Initial value (
INIT pin input,
watchdog reset
)
X
X
X
X
X
X
X
X
Initial value
(Software reset)
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Attribute
Summary of Contents for FR Family FR60 Lite
Page 2: ...FUJITSU LIMITED ...
Page 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Page 15: ...xi ...
Page 16: ...xii ...
Page 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Page 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Page 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 169: ...153 Chapter 9 Reset 10 Caution ...
Page 170: ...154 Chapter 9 Reset 10 Caution ...
Page 180: ...164 Chapter 10 Standby 7 Q A ...
Page 182: ...166 Chapter 10 Standby 8 Caution ...
Page 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Page 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Page 222: ...206 Chapter 13 Clock Control 8 Caution ...
Page 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Page 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Page 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Page 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Page 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Page 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Page 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Page 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Page 412: ...396 Chapter 28 Bit Search 8 Caution ...
Page 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Page 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Page 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Page 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Page 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Page 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Page 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Page 790: ...774 Chapter 37 Output Compare 8 Caution ...
Page 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Page 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Page 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Page 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Page 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Page 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Page 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Page 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Page 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Page 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Page 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Page 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Page 1034: ...1018 Chapter 56 Electrical Specification ...
Page 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Page 1036: ......
Page 1038: ......