419
Chapter 29 MPU / EDSU
4.Registers
●
EDSU Channel Configuration Register (BCR0...BCR7)
For each group of four channels one channel configuration register (BCR0...BCR7) is implemented. It holds the con-
figuration set for the according group of channels. The following table shows the relationship, which channel con-
figuration, break point address/data registers and break detection bits belong together.
Table 4-3 Relationship of BCR, BAD and BIRQ registers
Group Config
Address/Data
BADx Usage
Point
Mask
Combination
BIRQ
BCR0
BAD0
Point0, Mask0
EP0
EM0
range 0
ER0
OA0
BD0
BAD1
Point1
EP1
OA1
BD1
BAD2
Point2, Mask1
EP2
EM1
range 1
ER1
DT0
BD2
BAD3
Point3
EP3
DT1
BD3
BCR1
BAD4
Point0, Mask0
EP0
EM0
range 0
ER0
OA0
BD4
BAD5
Point1
EP1
OA1
BD5
BAD6
Point2, Mask1
EP2
EM1
range 1
ER1
DT0
BD6
BAD7
Point3
EP3
DT1
BD7
BCR2
BAD8
Point0, Mask0
EP0
EM0
range 0
ER0
OA0
BD8
BAD9
Point1
EP1
OA1
BD9
BAD10
Point2, Mask1
EP2
EM1
range 1
ER1
DT0
BD10
BAD11
Point3
EP3
DT1
BD11
-
-
-
-
-
-
-
-
⇐
Bit no.
Read/write
⇒
(-)
(-)
(-)
(-)
(-)
(-)
(-)
(-)
Default value
⇒
(X)
(X)
(X)
(X)
(X)
(X)
(X)
(X)
EDSU Ch. Config Register 0, byte 0
Address : F020
H
31
30
29
28
27
26
25
24
SRX1
SW1
SRX0
SW0
URX1
UW1
URX0
UW0
⇐
Bit no.
Read/write
⇒
(R/W) (R/W) (R/W)
(R/W) (R/W) (R/W) (R/W) (R/W)
Default value
⇒
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
Address : F021
H
23
22
21
20
19
18
17
16
EDSU Ch. Config Register 0, byte 1
MPE
COMB
CTC1
CTC0
OBS1
OBS0
OBT1
OBT0
⇐
Bit no.
Read/write
⇒
(R/W) (R/W) (R/W) (R/W) (R/W) (R/W) (R/W) (R/W)
Default value
⇒
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
EDSU Ch. Config Register 0, byte 2
Address : F022
H
15
14
13
12
11
10
9
8
EP3
EP2
EP1
EP0
EM1
EM0
ER1
ER0
⇐
Bit no.
Read/write
⇒
(R/W) (R/W) (R/W)
(R/W) (R/W) (R/W) (R/W) (R/W)
Default value
⇒
(0)
(0)
(0)
(0)
(0)
(0)
(0)
(0)
Address : F023
H
7
6
5
4
3
2
1
0
EDSU Ch. Config Register 0, byte 3
Summary of Contents for FR Family FR60 Lite
Page 2: ...FUJITSU LIMITED ...
Page 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Page 15: ...xi ...
Page 16: ...xii ...
Page 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Page 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Page 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 169: ...153 Chapter 9 Reset 10 Caution ...
Page 170: ...154 Chapter 9 Reset 10 Caution ...
Page 180: ...164 Chapter 10 Standby 7 Q A ...
Page 182: ...166 Chapter 10 Standby 8 Caution ...
Page 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Page 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Page 222: ...206 Chapter 13 Clock Control 8 Caution ...
Page 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Page 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Page 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Page 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Page 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Page 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Page 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Page 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Page 412: ...396 Chapter 28 Bit Search 8 Caution ...
Page 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Page 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Page 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Page 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Page 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Page 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Page 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Page 790: ...774 Chapter 37 Output Compare 8 Caution ...
Page 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Page 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Page 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Page 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Page 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Page 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Page 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Page 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Page 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Page 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Page 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Page 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Page 1034: ...1018 Chapter 56 Electrical Specification ...
Page 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Page 1036: ......
Page 1038: ......