943
Chapter 48 Clock Monitor
4.Register
4. Register
4.1 Clock Monitor Configuration Register
A register for output settings of an internal clock signal
• CMCFG: Address 04AF
H
(Access: Byte)
(For attributes, refer to “
Meaning of Bit Attribute Symbols (Page No.10)
”.)
• bit7-4: Select an output frequency prescaler
Specifies the frequency of a clock signal output to a clock monitor terminal.
• bit3-0: Select an output frequency prescaler
7
6
5
4
3
2
1
0
bit
CMPRE3
CMPRE2
CMPRE1
CMPRE0
CMSEL3
CMSEL2
CMSEL1
CMSEL0
0
0
0
0
0
0
0
0
Initial value
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Attributes
CMPRE3
CMPRE2
CMPRE1
CMPRE0
Clock Frequency Output to the MONCLK pin
0
0
0
0
Source clock (selected by CMSEL) divided by 1 (Initial)
0
0
0
1
Source clock (selected by CMSEL) divided by 2
0
0
1
0
Source clock (selected by CMSEL) divided by 3
0
0
1
1
Source clock (selected by CMSEL) divided by 4
0
1
0
0
Source clock (selected by CMSEL) divided by 5
0
1
0
1
Source clock (selected by CMSEL) divided by 6
0
1
1
0
Source clock (selected by CMSEL) divided by 7
0
1
1
1
Source clock (selected by CMSEL) divided by 8
1
0
0
0
Source clock (selected by CMSEL) divided by 9
1
0
0
1
Source clock (selected by CMSEL) divided by 10
1
0
1
0
Source clock (selected by CMSEL) divided by 11
1
0
1
1
Source clock (selected by CMSEL) divided by 12
1
1
0
0
Source clock (selected by CMSEL) divided by 13
1
1
0
1
Source clock (selected by CMSEL) divided by 14
1
1
1
0
Source clock (selected by CMSEL) divided by 15
1
1
1
1
Source clock (selected by CMSEL) divided by 16
CMSEL
CMSEL2
CMSEL1
CMSEL0
Clock Source Output to the MONCLK pin
0
0
0
0
MONCLK output disabled (high impedance) (Initial)
0
0
0
1
Main oscillation before clock supervisor
0
0
1
0
Sub oscillation before clock supervisor
0
0
1
1
RC oscillation
0
1
0
0
Sub clock (after sub clock selector SCKS)
0
1
0
1
Main oscillation after clock supervisor (MCLK_OUT)
0
1
1
0
Sub oscillation after clock supervisor (SCLK_OUT)
0
1
1
1
Clock modulator output to Clock Control
1
0
0
0
Clock modulator observer output
1
0
0
1
PLL output after 1/g divider (Auto Gear)
1
0
1
0
PLL output after 1/m divider (PLL output)
1
0
1
1
PLL output after 1/c divider (CAN clock)
1
1
0
0
PLL input after 1/n divider (PLL feedback)
1
1
0
1
CLKB
1
1
1
0
CLKP
1
1
1
1
CLKT
Summary of Contents for FR Family FR60 Lite
Page 2: ...FUJITSU LIMITED ...
Page 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Page 15: ...xi ...
Page 16: ...xii ...
Page 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Page 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Page 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 169: ...153 Chapter 9 Reset 10 Caution ...
Page 170: ...154 Chapter 9 Reset 10 Caution ...
Page 180: ...164 Chapter 10 Standby 7 Q A ...
Page 182: ...166 Chapter 10 Standby 8 Caution ...
Page 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Page 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Page 222: ...206 Chapter 13 Clock Control 8 Caution ...
Page 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Page 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Page 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Page 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Page 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Page 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Page 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Page 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Page 412: ...396 Chapter 28 Bit Search 8 Caution ...
Page 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Page 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Page 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Page 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Page 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Page 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Page 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Page 790: ...774 Chapter 37 Output Compare 8 Caution ...
Page 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Page 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Page 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Page 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Page 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Page 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Page 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Page 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Page 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Page 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Page 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Page 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Page 1034: ...1018 Chapter 56 Electrical Specification ...
Page 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Page 1036: ......
Page 1038: ......