
538
Chapter 31 External Bus
2.External Bus Interface Registers
2.10 Refresh Control Register (RCR)
This section describes the bit configuration and functions of the refresh control register (RCR).
■
Structure of the Refresh Control Register (RCR)
The refresh control register (RCR) is used to make various refresh control settings for SDRAM.
The setting of this register is meaningless as long as SDRAM control is not set for any area, in that case the
register value must not be updated from the initial state.
When read by a Read - modify - Write instruction, the SELF, RRLD, and PON bits always return to 0.
Figure 2-10
shows the bit configuration of the refresh control register (RCR).
Figure 2-10 Structure of the Refresh Control Register (RCR)
■
Bit Functions of the Refresh Control Register (RCR)
The following summarizes the functions of individual bits in the refresh control register (RCR).
[Bit 31] SELF (SELF refresh assert): Self - refresh control
This bit is used to control the self - refresh mode for memory that supports the self - refresh mode.
Table 4.2-42 lists the settings for self - refresh control.
Setting the bit to 1 performs a self - refresh after issuing the SELF command. Writing 0 terminates the self -
refresh mode.
To hold the contents of SDRAM when putting the LSI into stop mode, use this bit to enter the self - refresh mode
before entering the stop mode. At this time, centralized refreshing is performed before transition to the self -
refresh mode. External access requests generated before it is completed are put on hold. The mode transits to
the stop mode.
The device is released from the self - refresh mode either when 0 is written to this bit or access to SDRAM
occurs. At this time, centralized refreshing is performed immediately after the release. If external access such as
SDRAM access is attempted, therefore, the external access request is kept on hold and the CPU stops operation
for a while. An attempt to put the LSI into the stop mode when it cannot enter the self - refresh mode causes it to
directly enter the power save mode, resulting in corruption of data in SDRAM.
Table 2-26 Settings for self - refresh control
SELF
Self - refresh control
0
Auto - refresh or power - down
1
Transition to self-refresh mode
RCRH
31
30
29
28
27
26
25
24
0000 0684
H
SELF
RRLD RFINT5 RFINT4 RFINT3 RFINT2 RFINT1 RFINT0
00XXXXXXB(INIT)
W/R
RCRL
0000 0685
H
BRST
RFC2
RFC1
RFC0
PON
TRC2
TRC1
TRC0
W/R
W/R
23
22
21
20
19
18
17
16
Address
Address
bit
bit
W/R
W/R
W/R
W/R
W/R
W/R
W/R
W/R
W/R
W/R
W/R
W/R
W/R
00XXXXXXB(RST)
XXXX0XXXB(INIT)
XXXX0XXXB(RST)
Initial value
Summary of Contents for FR Family FR60 Lite
Page 2: ...FUJITSU LIMITED ...
Page 3: ...FR60 32 BIT MICROCONTROLLER MB91460 Series User s Manual ...
Page 15: ...xi ...
Page 16: ...xii ...
Page 38: ...22 Chapter 2 MB91460 Rev A Rev B Overview 4 Block Diagram ...
Page 128: ...112 Chapter 4 CPU Architecture 9 Addressing ...
Page 153: ...137 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 154: ...138 Chapter 8 Device State Transition 3 State Transition Diagram ...
Page 169: ...153 Chapter 9 Reset 10 Caution ...
Page 170: ...154 Chapter 9 Reset 10 Caution ...
Page 180: ...164 Chapter 10 Standby 7 Q A ...
Page 182: ...166 Chapter 10 Standby 8 Caution ...
Page 199: ...183 Chapter 12 Instruction Cache 2 Main body structure Figure 2 3 I Cache Address Map ...
Page 200: ...184 Chapter 12 Instruction Cache 2 Main body structure Figure 2 4 I Cacheable Area ...
Page 222: ...206 Chapter 13 Clock Control 8 Caution ...
Page 232: ...216 Chapter 14 PLL Interface 7 Caution ...
Page 236: ...220 Chapter 15 CAN Clock Prescaler 3 Registers ...
Page 288: ...272 Chapter 19 Timebase Timer 8 Caution ...
Page 314: ...298 Chapter 22 Main Oscillation Stabilisation Timer 8 Caution ...
Page 326: ...310 Chapter 23 Sub Oscillation Stabilisation Timer 8 Caution ...
Page 348: ...332 Chapter 25 External Interrupt 8 Caution ...
Page 398: ...382 Chapter 26 DMA Controller 6 DMA External Interface ...
Page 402: ...386 Chapter 27 Delayed Interrupt 8 Caution ...
Page 412: ...396 Chapter 28 Bit Search 8 Caution ...
Page 521: ...505 Chapter 30 I O Ports 3 Port Register Settings ...
Page 522: ...506 Chapter 30 I O Ports 3 Port Register Settings ...
Page 574: ...558 Chapter 31 External Bus 4 Endian and Bus Access Byte Access ...
Page 628: ...612 Chapter 31 External Bus 13 Notes on Using the External Bus Interface ...
Page 706: ...690 Chapter 33 I2C Controller 4 Programming Flow Charts ...
Page 748: ...732 Chapter 34 CAN Controller 4 CAN Application ...
Page 762: ...746 Chapter 35 Free Run Timer 8 Caution ...
Page 790: ...774 Chapter 37 Output Compare 8 Caution ...
Page 838: ...822 Chapter 39 Programmable Pulse Generator 8 Caution ...
Page 850: ...834 Chapter 40 Pulse Frequency Modulator 4 PFM Operation and Setting ...
Page 886: ...870 Chapter 42 Sound Generator 3 Registers ...
Page 900: ...884 Chapter 43 Stepper Motor Controller 4 Caution ...
Page 939: ...923 Chapter 47 LCD Controller 3 Configuration Figure 3 2 Register List ...
Page 943: ...927 Chapter 47 LCD Controller 4 Registers Correspondence between VRAM and Common Segment Pins ...
Page 964: ...948 Chapter 48 Clock Monitor 8 Caution ...
Page 994: ...978 Chapter 51 Low Voltage Reset Interrupt 3 Registers ...
Page 998: ...982 Chapter 52 Regulator Control 3 Registers ...
Page 1008: ...992 Chapter 53 Fixed Mode Reset Vector BOOT ROM 5 Bootloader Update Strategy ...
Page 1024: ...1008 Chapter 54 Flash Memory 8 Caution ...
Page 1032: ...1016 Chapter 55 Flash Security 4 Register ...
Page 1034: ...1018 Chapter 56 Electrical Specification ...
Page 1035: ...FR60 MB91460 Series Hardware Manual European Microcontroller Design Centre Author MBo ...
Page 1036: ......
Page 1038: ......