EPSON Research and Development
Page 13
Vancouver Design Center
Interfacing to the Philips MIPS PR31500/PR31700 Processor
S1D13704
Issue Date: 01/02/12
X26A-G-012-02
3.4 S1D13704 Configuration
The S1D13704 is configured at power up by latching the state of the CNF[4:0] pins. Pin BS# also
plays a role in host bus interface configuration. For details on configuration, refer to the S1D13704
Hardware Functional Specification, document number X26A-A-001-xx.
The table below shows those configuration settings relevant to this specific interface.
When the S1D13704 is configured for “Generic #1” interface, the host interface pins are mapped as
in the table below.
Table 3-3: S1D13704 Configuration Using the IT8368E
S1D13704
Configuration
Pin
Value hard wired on this pin is used to configure:
1 (IO V
DD
)
0 (V
SS
)
BS#
Generic #2
Generic #1
CNF3
Big Endian
Little Endian
CNF[2:0]
111: Generic #1 or #2
= configuration for connection using ITE IT8368E
Table 3-4: S1D13704 Generic #1 Interface Pin Mapping
Pin Name
Pin Function
WE1#
WE1#
BS#
connect to V
SS
RD/WR#
RD1#
RD#
RD0#
WE0#
WE0#
*