Epson Research and Development
Page 21
Vancouver Design Center
S5U13704B00C Rev. 1.0 ISA Bus Evaluation Board User Manual
S1D13704
Issue Date: 01/02/12
X26A-G-005-03
Figure 8-2: S1D13704B00C Schematic Diagram (2 of 4)
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
A
A
B
B
C
C
D
D
SELEC
TABLE 3.3
V / 5.0V COLOR/MONO LCD CONNECTOR
1 2 5.0V LCD Panels
2 3 3.3V LCD Panels
1.0
Epson R
esearch
& Development, Inc.
S5U1370
4B00C ISA-Bus Rev. 1.0 Evaluation Card : LCD
Connector & Headers
B
24
Friday, October 09, 1998
Size
Document Number
Rev
Date:
Sheet
of
FPDAT[0..7]
BFPDAT0
BFPDAT1
BFPDAT2
BFPDAT3
BFPDAT4
BFPDAT5
BFPDAT6
BFPDAT7
BFPDAT8
BFPDAT9
BFPDAT10
BFPDAT11
FPDAT0
FPDAT1
FPDAT2
FPDAT3
FPDAT4
FPDAT5
FPDAT6
FPDAT7
FPDAT8
FPDAT9
FPDAT10
FPDAT11
SA[0..19]
SA1
SA3
SA9
SA11
SA13
SA15
SA17
SA19
SA0
SA2
SA4
SA6
SA8
SA10
SA12
SA14
SA16
SA18
SA5
SA7
SD14
SD9
SD13
SD12
SD7
SD11
SD10
SD8
SD5
SD3
SD6
SD4
SD1
SD[0..15]
SD2
SD0
SD15
FPSHIFT
LCDVCC
LCDVCC
FPFRAME
BLCDPWR
BCLKI
DRDY
BDRDY
FPLINE
BFPFRAME
BFPSHIFT
LCDPWR
BFPLINE
+12V
VDDH
VLCD
VCC
VCC
VCC
VCC
+12V
+12V
3.3V
VCC
J5
CON40A
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
U3
74AHC244
2
18
4
16
6
14
8
12
11
9
13
7
15
5
17
3
1
19
20
10
1A1
1Y1
1A2
1Y2
1A3
1Y3
1A4
1Y4
2A1
2Y1
2A2
2Y2
2A3
2Y3
2A4
2Y4
1G
2G
VCC
GND
U4
74AHC244
2
18
4
16
6
14
8
12
11
9
13
7
15
5
17
3
1
19
20
10
1A1
1Y1
1A2
1Y2
1A3
1Y3
1A4
1Y4
2A1
2Y1
2A2
2Y2
2A3
2Y3
2A4
2Y4
1G
2G
VCC
GND
C8
0.1uF
C9
0.1uF
JP4
HEADER 3
1
2
3
+
C12
1uF 16V
U6
LT1117CM-3.3
3
1
2
VIN
ADJ
VOUT
C11
0.1uF
H1
HEADER 17X2
12
34
56
78
91
0
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
H2
HEAD
ER 17X2
12
34
56
78
91
0
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
C10
0.1uF
U5
74AHC244
2
18
4
16
6
14
8
12
11
9
13
7
15
5
17
3
1
19
20
10
1A1
1Y1
1A2
1Y2
1A3
1Y3
1A4
1Y4
2A1
2Y1
2A2
2Y2
2A3
2Y3
2A4
2Y4
1G
2G
VCC
GND
U2
25.0Mhz
1
8
7
14
NC
OUT
GND
VCC
FPSHIFT
DRDY
FPLINE
FPFRAME
FPDAT[0..7]
FPDAT8
FPDAT9
FPDAT10
FPDAT11
LCDPWR
BS#
RD#
WAIT#
WE0#
CS#
RESET#
WE1#
SA[0..19]
SD[0..15]
RD/WR#
BUSCLK
BCLKI
CLKI
BCLKI
*