Embedded Solutions
Page 35
BA22_CHAN_FRAME_LENGTH
[0x34] Tx Frame Length(read/write)
Tx Frame Length Register
Data Bit
Description
31-0
Amount of data required to start transmission
Figure 23 PcieBiSerialDb37BA22 TX Frame Length Register
This read/write port accesses the Frame Length register. Set the number of Lines per
Frame to be transmitted with this register.
(Line Idle Length) * 7 * Frame Length = the period in clocks for the transmitted
portion of the Frame. The FRAME REF is also in clocks and should be larger than this
number for standard operation.
CHAN_TX_PreAmblePat
[0x38] Tx PreAmble (read/write)
Tx PreAmble Pattern Register
Data Bit
Description
7-0
Control Pattern to send during PreAmble
Figure 24 PcieBiSerialDb37BA22 TX PreAmble Pattern Register
This read/write port accesses the PreAmble Pattern register. Set the control data to
send during PreAmble time. PreAmble will be sent when the Master Sync has been
detected for PreAmbleLen pixels. If programmed to 0 length the PreAmble is skipped.
CHAN_TX_PreAmbleLen
[0x3C] Tx PreAmble Length(read/write)
Tx PreAmble Length Register
Data Bit
Description
15-0
Number of PreAmble pixels to send
Figure 25 PcieBiSerialDb37BA22 TX PreAmble Length Register
This read/write port accesses the PreAmble Length register. If programmed to 0 length
the PreAmble is skipped. If set to a non-zero length, that number of PreAmble pixels is