
4
8210C–AVR–09/11
Atmel AVR XMEGA D
2.1
Block Diagram
Figure 2-1.
Atmel AVR XMEGA D block diagram.
Power
Supervision
POR/BOD &
RESET
PORT A (8)
PORT B (8)
EVENT ROUTING NETWORK
BUS
Matrix
SRAM
ADCA
ACA
OCD
PDI
PA[0..7]
PB[0..7]
Watchdog
Timer
Watchdog
Oscillator
Interrupt
Controller
DATA BUS
Prog/Debug
Controller
VCC
GND
PORT
R (
2
)
XTAL1
XTAL2
PR[0..1]
TOSC1
TOSC2
PQ[0..7]
Oscillator
Circuits/
Clock
Generation
Oscillator
Control
Real Time
Counter
Event System
Controller
PDI_DATA
RESET/
PDI_CLK
Sleep
Controller
CRC
IRCOM
PO
R
T
Q
(
8
)
PORT C (8)
PC[0..7]
T
CC0:
1
USART
C
0
TWI
C
SP
IC
PD[0..7]
PE[0..7]
PF[0..7]
PORT D (8)
T
CD0
USART
D
0
SP
ID
TC
F
0
USART
F
0
TC
E0
USART
E
0
TW
IE
PORT E (8)
PORT F (8)
EVENT ROUTING NETWORK
Int. Refs.
AREFA
AREFB
Tempref
VCC/10
CPU
NVM Controller
M
O
R
P
E
E
h
s
a
l
F
DATA BUS