Preface
ARM DDI 0363G
Copyright © 2006-2011 ARM Limited. All rights reserved.
ix
ID073015
Non-Confidential
Read this for a description of the
Level One
(L1) memory system.
Read this for a description of the features of the
Level Two
(L2) interface not
covered in the
AMBA
®
AXI Protocol Specification
.
Read this for a description of the power control facilities.
Read this for a description of the
Floating Point Unit
(FPU) support in the
Cortex-R4F processor.
Read this for a description of the debug support.
Read this for a description of the Integration Test Registers, and of integration
testing of the processor with an ETM-R4 trace macrocell.
Read this for a description of the inputs and outputs of the processor.
Read this for a description of the timing parameters applicable to the processor.
Cycle Timings and Interlock Behavior
Read this for a description of the instruction cycle timing and instruction
interlocks.
Read this for a description of how to select the
Error Checking and Correction
(ECC) scheme depending on the
Tightly-Coupled Memory
(TCM) configuration.
Read this for a description of the technical changes between released issues of this
book.
Conventions
Conventions that this book can use are described in:
•
•
•
.
Typographical
The typographical conventions are:
italic
Introduces special terminology, denotes cross-references, and citations.
bold
Highlights interface elements, such as menu names. Denotes signal
names. Also used for terms in descriptive lists, where appropriate.