AC Characteristics
ARM DDI 0363G
Copyright © 2006-2011 ARM Limited. All rights reserved.
B-8
ID073015
Non-Confidential
The timing parameters for the dual-redundant core compare logic input control buses,
DCCMINP[7:0]
and
DCCMINP2[7:0]
, are implementation-defined. Contact the implementer
of the macrocell you are working with.
B.2.2
Output ports timing parameters
Most output ports have a maximum output delay of 60%, that is the SoC is enabled to use 60%
of the clock cycle.
shows the timing parameter for the miscellaneous output port.
shows the timing parameters for the interrupt output ports.
shows the timing parameters for the AXI master output port.
Clock uncertainty
50%
B1TCWAIT
Clock uncertainty
40%
B1TCLATEERROR
Clock uncertainty
50%
B1TCRETRY
Table B-9 TCM interface input ports timing parameters (continued)
Input delay
minimum
Input
delay
maximum
Signal name
Table B-10 Miscellaneous output port timing parameter
Output delay
minimum
Output delay
maximum
Signal name
Clock uncertainty
10%
STANDBYWFI
Table B-11 Interrupt output ports timing parameters
Output delay
minimum
Output delay
maximum
Signal name
Clock uncertainty
60%
IRQACK
Clock uncertainty
60%
nPMUIRQ
Table B-12 AXI master output port timing parameters
Output delay
minimum
Output delay
maximum
Signal name
Clock uncertainty
60%
AWIDM[3:0]
Clock uncertainty
60%
AWADDRM[31:0]
Clock uncertainty
60%
AWLENM[3:0]
Clock uncertainty
60%
AWSIZEM[2:0]
Clock uncertainty
60%
AWBURSTM[1:0]
Clock uncertainty
60%
AWLOCKM[1:0]
Clock uncertainty
60%
AWCACHEM[3:0]