![Altera PHY IP Core User Manual Download Page 63](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918063.webp)
Chapter 4: XAUI PHY IP Core
4–21
Interfaces
March 2012
Altera Corporation
Altera Transceiver PHY IP Core
User Guide
XAUI PCS
0x082
[31:4]
—
Reserved
—
[3:0]
RW
invpolarity[3:0]
Inverts the polarity of corresponding bit on the RX interface.
Bit 0 maps to lane 0 and so on.
To block:
Word aligner.
0x083
[31:4]
—
Reserved
—
[3:0]
RW
invpolarity[3:0]
Inverts the polarity of corresponding bit on the TX interface.
Bit 0 maps to lane 0 and so on.
To block:
Serializer.
0x084
[31:16]
—
Reserved
—
[15:8]
R
patterndetect[7:0]
When asserted, indicates that the programmed word
alignment pattern has been detected in the current word
boundary. The RX pattern detect signal is 2 bits wide per
channel or 8 bits per XAUI link. Reading the value of the
patterndetect
registers clears the bits.This register is
only available in the hard XAUI implementation.
F
r
om block:
Word aligner.
[7:0]
syncstatus[7:0]
Records the synchronization status of the corresponding
bit. The RX sync status register has 2 bits per channel for a
total of 8 bits per hard XAUI link. The RX sync status
register has 1 bit per channel for a total of 4 bits per soft
XAUI link; soft XAUI uses bits 0–3. Reading the value of the
syncstatus
register clears the bits.
F
r
om block:
Word aligner.
0x085
[31:16]
—
Reserved
—
[15:8]
R
errdetect[7:0]
When set, indicates that a received 10-bit code group has
an 8B/10B code violation or disparity error. It is used along
with
disperr
to differentiate between a code violation
error, a disparity error, or both. There are 2 bits per RX
channel for a total of 8 bits per XAUI link. Reading the value
of the
errdetect
register clears the bits.
F
r
om block:
8B/10B decoder.
[7:0]
disperr[7:0]
Indicates that the received 10-bit code or data group has a
disparity error. When set, the corresponding
errdetect
bits are also set. There are 2 bits per RX channel for a total
of 8 bits per XAUI link. Reading the value of the
errdetect
register clears the bits
F
r
om block:
8B/10B decoder.
Table 4–17. XAUI PHY IP Core Registers (Part 3 of 5)
Word
Addr
Bits
R/W
Register Name
Description