![Altera PHY IP Core User Manual Download Page 210](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918210.webp)
11–4
Chapter 11: Migrating from Stratix IV to Stratix V Devices
XAUI PHY
Altera Transceiver PHY IP Core
March 2012
Altera Corporation
User Guide
Port Differences
Table 11–5
lists the differences between the top-level signals in Stratix IV GX and
Stratix V GX/GS devices.
Accep
t
able PPM
t
h
r
eshold be
t
ween
r
eceive
r
CDR VCO
and
r
eceive
r
inpu
t
r
efe
r
ence clock
(
±
1000
)
Not available as parameters in
the MegaWizard interface
Use assignment editor to
make these assignments
Analog powe
r
(
Au
t
o
)
Loopback op
t
ion
(
No loopback
)
Enable s
t
a
t
ic equalize
r
con
tr
ol
(
Off
)
DC gain
(
0
)
Receive
r
common mode vol
t
age
(
0.82v
)
Use ex
t
e
r
nal
r
eceive
r
t
e
r
mina
t
ion
(
Off
)
Receive
r
t
e
r
mina
t
ion
r
esis
t
ance
(
100 ohms
)
T
r
ansmi
tt
e
r
buffe
r
powe
r
(
1.5v
)
T
r
ansmi
tt
e
r
common mode vol
t
age
(
0.65v
)
Use ex
t
e
r
nal
tr
ansmi
tt
e
r
t
e
r
mina
t
ion
(
Off
)
T
r
ansmi
tt
e
r
t
e
r
mina
t
ion
r
esis
t
ance
(
100 ohms
)
VOD se
tt
ing
(
4
)
P
r
eemphasis 1
s
t
pos
t
-
t
ap
(
0
)
P
r
eemphasis p
r
e-
t
ap se
tt
ing
(
0
)
P
r
eemphasis second pos
t
-
t
ap se
tt
ing
(
0
)
Analog con
tr
ols
(
Off
)
Enable ADCE
(
Off
)
Not available as parameters in
the MegaWizard interface
Not available in 10.0
Enable channel and
tr
ansmi
tt
e
r
PLL
r
econfig
(
Off
)
S
t
a
rt
ing channel numbe
r
(
0
)
No longer required
Automatically set to 0. The
Quartus II software handles
lane assignments
Enable
r
un leng
t
h viola
t
ion checking wi
t
h
r
un leng
t
h of
(40
)
Not available as parameters in
the MegaWizard interface
Use assignment editor
Enable
tr
ansmi
tt
e
r
bi
t
r
eve
r
sal
(
Off
)
Wo
r
d alignmen
t
pa
tt
e
r
n leng
t
h
(
10
)
Table 11–2. Comparison of ALTGX Megafunction and XAUI PHY Parameters (Part 2 of 2)
ALTGX Parameter Name (Default Value)
XAUI PHY Parameter Name
Comments
Table 11–3. Correspondences between XAUI PHY Stratix IV GX and Stratix V Device Signals (Part 1 of 3)
(1)
Stratix IV GX Devices
Stratix V Devices
Signal Name
Width
Signal Name
Width
Reference Clocks and Resets
pll_inclk
1
refclk
1
rx_cruclk
[<
n
> -1:0]
Not available
—
coreclkout
1
xgmii_rx_clk
1
rx_coreclk
[<
n
> – 1:0]
Not available
—