![Altera PHY IP Core User Manual Download Page 173](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918173.webp)
Chapter 10: Transceiver Reconfiguration Controller
10–7
Interfaces
March 2012
Altera Corporation
Altera Transceiver PHY IP Core
User Guide
Interfaces
This section describes interfaces for the Transceiver Reconfiguration Controller.
Figure 10–2
illustrates the top-level signals of the Transceiver Reconfiguration
Controller.
1
By default, the
Block Diagram
shown in the parameter editor labels the external pins
with the
interface type
and places the
interface name
inside the box. The interface type
and name are used in the Hardware Component Description File (
_hw.tcl
). If you
click
Show signals
, the block diagram expands to show all of the signals of the
component given the options currently selected in the parameter editor.
f
For more information about
_hw.tcl
files refer to the
Component Interface Tcl Reference
in volume 1 of the
Quartus II Handbook
.
MIF Reconfiguration Management Avalon-MM Master Interface
Table 10–5
describes the signals that comprise the dynamic reconfiguration interface.
The Transceiver Reconfiguration Controller communicates with the PHY IP cores
using this interface.
Figure 10–2. Top-Level Signals of the Transceiver Reconfiguration Controller
Transceiver Reconfiguration Controller Top-Level Signals
Reconfiguration
Management
Avalon-MM Slave
Interface
MIF Reconfiguration
Avalon-MM Master
Interface
Transceiver
Reconfiguration
reconfig_mif_address[31:0]
reconfig_mif_read
reconfig_mif_readdata[15:0]
reconfig_mif_waitrequest
mgmt_clk_clk
mgmt_rst_reset
reconfig_mgmt_address[6:0]
reconfig_mgmt_writedata[31:0]
reconfig_mgmt_readdata[31:0]
reconfig_mgmt_write
reconfig_mgmt_read
reconfig_mgmt_waitrequest
reconfig_to_xcvr[(
<n>
70-1):0]
reconfig_from_xcvr[(
<n>
46-1):0]
reconfig_busy
Table 10–5. MIF Reconfiguration Management Avalon-MM Master Interface
Signal Name
Direction
Description
reconfig_mif_address[31:0]
Output
This is the Avalon-MM address. This is a byte address.
reconfig_mif_read
Output
When asserted, signals an Avalon-MM read request.
reconfig_mif_readdata[15:0]
Input
The read data.
reconfig_mif_waitrequest
Input
When asserted, indicates that the MIF Avalon-MM slave is not
ready to respond to a read request.