![Altera PHY IP Core User Manual Download Page 221](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918221.webp)
Additional InformationAdditional Information
Info–3
Revision History
March 2012
Altera Corporation
Altera Transceiver PHY IP Core
User Guide
Transceiver Reconfiguration Controller
December
2011
1.4
■
Added duty cycle distortion (DCD) signal integrity feature.
■
Added PLL and channel reconfiguration using a memory initialization file (
.mif
).
■
Added ability to reconfigure PLLs, including the input reference clock or to change the PLL
that supplies the high speed serial clock to the serializer without including logic to
reconfigure channels.
■
Corrected values for RX equalization gain. 0–4 are available.
■
Corrected logical number in
“Interface Ordering with Multiple Transceiver PHY Instances” on
page 10–34
.
■
Increased the number of channels that can share a PLL from 5 to 11 when feedback
compensation is used.
■
Increased the number of channels that can connect to the Transceiver Reconfiguration
Controller from 32 to 64.
■
Added section on requirements for merging PLLs.
Introduction
November
2011
1.3
■
Revised reset section. The 2 options for reset are now the embedded reset controller or
user-specified reset controller.
■
Updated directory names in simulation testbench.
10GBASE-R PHY Transceiver
November
2011
1.3
■
Added support for Stratix V devices.
■
Added section discussing transceiver reconfiguration in Stratix V devices.
■
Removed
rx_oc_busy
signal which is included in the reconfiguration bus.
■
Updated QSF settings to include text strings used to assign values and location of the
assignment which is either a pin or PLL.
XAUI Transceiver PHY
November
2011
1.3
■
The
pma_tx_pll_is_locked
is not available in Stratix V devices.
■
Added
base da
t
a
r
a
t
e
,
lane
r
a
t
e
,
inpu
t
clock f
r
equency
, and
PLL
t
ype
parameters.
■
Updated QSF settings to include text strings used to assign values and location of the
assignment which is either a pin or PLL.
■
Added section on dynamic transceiver reconfiguration in Stratix V devices.
■
Removed Timing Constraints section. These constraints are included in the HDL code.
Interlaken Transceiver PHY
November
2011
1.3
■
Added
tx_sync_done
signal which indicates that all lanes of TX data are synchronized.
■
tx_coreclk_in
is required in this release.
■
Added
base da
t
a
r
a
t
e
,
lane
r
a
t
e
,
inpu
t
clock f
r
equency
, and
PLL
t
ype
parameters.
■
Updated QSF settings to include text strings used to assign values and location of the
assignment which is either a pin or PLL.
PHY IP Core for PCI Express (PIPE)
Date
Version
Changes Made
SPR