![Altera PHY IP Core User Manual Download Page 104](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918104.webp)
7–4
Chapter 7: Custom PHY IP Core
Parameter Settings
Altera Transceiver PHY IP Core
March 2012
Altera Corporation
User Guide
PCS-PMA in
t
e
r
face wid
t
h
8, 10, 16, 20
The
PCS-PMA in
t
e
r
face wid
t
h
depends on the F
PGA fab
r
ic
tr
ansceive
r
in
t
e
r
face wid
t
h
and whether 8B/10B is enabled. The
following combinations are available:
FPGA/XCVR 8B/10B
PCS-PMA
In
t
e
r
face Wid
t
h
8
No
8
8
Yes
10
10
No
10
16
No
8 or 16
16
Yes
10 or 20
20
No
10 or 20
32
No
16
32
Yes
20
40
No
20
PLL
t
ype
CMU
ATX
You can select either the
CMU
or
ATX
PLL. The
CMU
PLL has a
larger frequency range than the
ATX
PLL. The
ATX
PLL is designed
to improve jitter performance and achieves lower channel-to-
channel skew; however, it supports a narrower range of data rates
and reference clock frequencies. Another advantage of the
ATX
PLL
is that it does not use a transceiver channel, while the
CMU
PLL
does.
Because the
CMU
PLL is more versatile, it is specified as the
default setting. An informational message displays in the message
pane telling you whether the chosen settings for
Da
t
a
r
a
t
e
and
Inpu
t
clock f
r
equency
are legal for the CMU PLL, or for both the
CMU
and
ATX
PLLs.
Da
t
a
r
a
t
e
622–11000 Mbps
Specifies the data rate.
Base da
t
a
r
a
t
e
1 ×
Lane
r
a
t
e
2 ×
Lane
r
a
t
e
4 ×
Lane
r
a
t
e
The
base da
t
a
r
a
t
e
is the frequency of the clock input to the PLL.
Select a
base da
t
a
r
a
t
e
that minimizes the number of PLLs
required to generate all the clocks required for data transmission.
By selecting an appropriate
base da
t
a
r
a
t
e
, you can change data
rates by changing the divider used by the clock generation block.
For higher frequency data rates 2 × and 4× base data rates are not
available.
Inpu
t
clock f
r
equency
Variable
Specifies the frequency of the PLL input reference clock. The
frequency required is the
Base da
t
a
r
a
t
e
/2. You can use any
Inpu
t
clock f
r
equency
that allows the PLLs to generate this frequency.
Additional Options
Enable TX Bi
t
slip
On/Off
When enabled, the TX bitslip word aligner is operational.
C
r
ea
t
e
r
x_co
r
eclkin po
rt
On/Off
This is an optional clock to drive the coreclk of the RX PCS
C
r
ea
t
e
t
x_co
r
eclkin po
rt
On/Off
This is an optional clock to drive the coreclk of the TX PCS
C
r
ea
t
e
r
x_
r
ecove
r
ed_clk po
rt
On/Off
When enabled, the RX recovered clock is an output.
C
r
ea
t
e op
t
ional po
rt
s
On/Off
When you turn this option on, the following signals are added to
the top level of your transceiver for each lane:
■
tx_forceelecidle
■
rx_is_lockedtoref
■
rx_is_lockedtodata
■
rx_signaldetect
Table 7–3. General Options (Part 2 of 3)
Name
Value
Description