![Altera PHY IP Core User Manual Download Page 120](http://html.mh-extra.com/html/altera/phy-ip-core/phy-ip-core_user-manual_2910918120.webp)
7–20
Chapter 7: Custom PHY IP Core
Interfaces
Altera Transceiver PHY IP Core
March 2012
Altera Corporation
User Guide
Register Interface
The Avalon-MM PHY management interface provides access to the Custom PHY PCS
and PMA registers, resets, error handling, and serial loopback controls. You can use
an embedded controller acting as an Avalon-MM master to send read and write
commands to this Avalon-MM slave interface.
Figure 7–3
provides a high-level view of this hardware.
rx_digitalreset[
<n>
-1:0]
Input
When asserted, resets the RX PCS.
rx_analogreset[
<n>
-1:0]
Input
When asserted, resets the RX CDR.
rx_cal_busy[
<n>
-1:0]
Output
When asserted, indicates that the RX channel is being calibrated. You
must hold the channel in reset until calibration completes.
Table 7–19. Avalon-ST RX Interface (Part 2 of 2)
Signal Name
Direction
Description
Figure 7–3. Custom PHY IP Core
(1)
No
t
e
t
o
Figu
r
e 7–3
:
(1) Blocks in gray are soft logic. Blocks in white are hard logic.
System
Interconnect
Fabric
System
Interconnect
Fabric
Custom PHY PCS and PMA
Custom PHY IP Core
Resets
Status
Control
S
Avalon-MM
Control
S
Avalon-MM
Status
Reset
Controller
PLL
Reset
Clocks Clocks
to
Transceiver
Reconfiguration
Controller
Tx Data
Tx Parallel Data
Rx Data
Rx Parallel Data
M
Avalon-MM
PHY
Mgmt
S
Rx Serial Data & Status
Reconfig to and from Transceiver
Tx Serial Data
PMA and PCS
Registers
.
.
.