![Alpha Data XRM(2)-DAC-D4/1G User Manual Download Page 84](http://html1.mh-extra.com/html/alpha-data/xrm-2-dac-d4-1g/xrm-2-dac-d4-1g_user-manual_2905503084.webp)
XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
4.27 ARB _CNTRL_REG (0x1A)
This register controls loading, running and synchronisation of the arbitrary waveform generators.
D31 to D24:
D31 N/A
D30 N/A
D29 N/A
D28 N/A
D27 N/A
D26 MSB of ARB sequence length
D25 D9 ARB sequence length
D24 D8 ARB sequence length
D23 to D16:
D23 D7 ARB sequence length
D22 D6 ARB sequence length
D21 D5 ARB sequence length
D20 D4 ARB sequence length
D19 D3 ARB sequence length
D18 D2 ARB sequence length
D17 D1 ARB sequence length
D16 LSB of ARB sequence length
D15 to D8:
D15
QARB tick to AUX port driver mux, 1= tick as driver else trigger
signal from control register.
D14 N/A
D13 N/A
D12 N/A
D11 N/A
D10 Load enable for QARB length value
D9
Burst/continuous select for QARB sequence
D8
Run enable for QARB sequence
D7 to D0:
D7
IARB tick to TRIG port driver mux, 1= tick as driver else trigger
signal from control register.
D6
N/A
D5
N/A
D4
N/A
D3
N/A
Page 80
Register Description
xrm-dac-d4-1g-manual_v2_2.pdf