![Alpha Data XRM(2)-DAC-D4/1G User Manual Download Page 32](http://html1.mh-extra.com/html/alpha-data/xrm-2-dac-d4-1g/xrm-2-dac-d4-1g_user-manual_2905503032.webp)
XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
4.1 FPGA_CNTRL_REG (0x00)
The control register provides various bits for controlling timing and resets.
D31 to D24:
D31 Clock align request, rising edge triggers alignment.
D30 Select HF DCM when low (default), LF DCM when high.
D29 Q channel signal select bit 2
D28 I channel signal select bit 2
D27 Unused.
D26 Sync enable for I DAC and QDAC.
D25 Clock mux control msb.
D24 Clock mux control lsb.
D23 to D16:
D23 'GPIO_N' port direction signal, 1=output, 0=default=input.
D22 'GPIO_N 'port output signal.
D21 'GPIO_P' port direction signal, 1=output, 0=default=input.
D20 'GPIO_P' port output signal.
D19 'AUX' port direction signal, 1=output, 0=default=input.
D18 'AUX' port output signal.
D17 'TRIG' port direction signal, 1=output, 0=default=input.
D16 'TRIG' port output signal.
D15 to D8:
D15 Alignment reset signal,1=reset active.
D14 Q channel FPGA data generator reset (1=reset active).
D13 I channel FPGA data generator reset (1=reset active).
D12 QDAC hardware reset, 1=reset active.
D11 IDAC hardware reset, 1=reset active.
D10
Determines DLL bypass bit in initialisation sequence (0=default=DLL
enabled).
D9
VCXO oscillator enable (1 = oscillator running).
D8
100MHz reference oscillator enable (1 = oscillator running).
D7 to D0:
D7
Q channel signal select bit 1
D6
Q channel signal select bit 0
D5
Q channel signal select bit 3, msb
D4
Q channel output enable; 0=all zeroes transmitted, 1=FPGA
generator data transmitted to DAC.
D3
I channel signal select bit 1
Page 28
Register Description
xrm-dac-d4-1g-manual_v2_2.pdf