XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
Connector
Function
Signal Levels
J1
I channel DAC output
+/500 mV (+4 dBm)
J2
Q channel DAC output
+/500 mV (+4 dBm)
J3
Ext. Clock input
0dBm +6 dB
J4
AUX Dig I/0
3v3 LVTTL
J5
TRIG Dig I/O
3v3 LVTTL
J6
General Purpose Fast I/O, p side
FPGA I/O bank voltage
J7
General Purpose Fast I/O, n side
FPGA I/O bank voltage
Table 1 : SMA and UFL Connectors
Note that J6 and J7 connect directly to the FPGA pins and so use the same signalling voltage as the FPGA bank
( 1.8 volts or 2.5 volts). Extreme caution should be used when employing these connectors to avoid damage to
the FPGA.
Page 17
Hardware
xrm-dac-d4-1g-manual_v2_2.pdf