![Alpha Data XRM(2)-DAC-D4/1G User Manual Download Page 72](http://html1.mh-extra.com/html/alpha-data/xrm-2-dac-d4-1g/xrm-2-dac-d4-1g_user-manual_2905503072.webp)
XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
4.21 MEAS0_VAL_REG (0x14)
This register provides a 24 bit measurement (determined by CKMEAS_WIDTH) of the period of the unused clock
input from the synthesiser for determining the frequency of the internal or external clock.
The count returned is based on a 10ms gate time (attribute gate_long= TRUE) or a 1ms gate time in the
clock_meas component
Unused bits read as 0
D31 to D24:
D31 N/A
D30 N/A
D29 N/A
D28 N/A
D27 N/A
D26 N/A
D25 N/A
D24 N/A
D23 to D16:
D23 D23 gate-time multiplier MSB
D22 D22 gate-time multiplier
D21 D21 gate-time multiplier
D20 D20 gate-time multiplier
D19 D19 gate-time multiplier
D18 D18 gate-time multiplier
D17 D17 gate-time multiplier
D16 D16 gate-time multiplier
D15 to D8:
D15 D15 gate-time multiplier
D14 D14 gate-time multiplier
D13 D13 gate-time multiplier
D12 D12 gate-time multiplier
D11 D11 gate-time multiplier
D10 D10 gate-time multiplier
D9
D9 gate-time multiplier
D8
D8 gate-time multiplier
D7 to D0:
D7
D7 gate-time multiplier
D6
D6 gate-time multiplier
Page 68
Register Description
xrm-dac-d4-1g-manual_v2_2.pdf