![Alpha Data XRM(2)-DAC-D4/1G User Manual Download Page 36](http://html1.mh-extra.com/html/alpha-data/xrm-2-dac-d4-1g/xrm-2-dac-d4-1g_user-manual_2905503036.webp)
XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
4.3 CNTR_STAT_REG (0x02)
Data read from this read-only location returns the detection counter bits for each of the four clock inputs where
instantiated in the FPGA.
D31 to D24:
D31 unused
D30 unused
D29 unused
D28 unused
D27 unused
D26 unused
D25 unused
D24 unused
D23 to D16:
D23 unused
D22 unused
D21 unused
D20 unused
D19 200MHz ref clock detect counter D3 msb
D18 200MHz ref clock detect counter D2
D17 200MHz ref clock detect counter D1
D16 200MHz ref clock detect counter D0 lsb
D15 to D8:
D15 Test clock input, detect counter D3 msb
D14 Test clock input, detect counter D2
D13 Test clock input, detect counter D1
D12 Test clock input, detect counter D0, lsb
D11 Clock input Z, detect counter D3, msb
D10 Clock input Z, detect counter D2
D9
Clock input Z, detect counter D1
D8
Clock input Z, detect counter D0, lsb
D7 to D0:
D7
Clock input Y, detect counter D3 msb
D6
Clock input Y, detect counter D2
D5
Clock input Y, detect counter D1
D4
Clock input Y, detect counter D0, lsb
D3
Clock input X, detect counter D3 msb
Page 32
Register Description
xrm-dac-d4-1g-manual_v2_2.pdf