![Alpha Data XRM(2)-DAC-D4/1G User Manual Download Page 78](http://html1.mh-extra.com/html/alpha-data/xrm-2-dac-d4-1g/xrm-2-dac-d4-1g_user-manual_2905503078.webp)
XRM(2)-DAC-D4/1G User Guide
V2.2 - Mar 8, 2018
4.24 FREERUN_CNT_REG (0x17)
This register is a free-running 32bit counter updated at 1 us intervals for timing use. All bits are read-only and are
used by software routines for implementing time delays with 1 us resolution.
D31 to D24:
D31 free-running counter MSB
D30 free-running counter
D29 free-running counter
D28 free-running counter
D27 free-running counter
D26 free-running counter
D25 free-running counter
D24 free-running counter
D23 to D16:
D23 D23 free-running counter
D22 D22 free-running counter
D21 D21 free-running counter
D20 D20 free-running counter
D19 D19 free-running counter
D18 D18 free-running counter
D17 D17 free-running counter
D16 D16 free-running counter
D15 to D8:
D15 D15 free-running counter
D14 D14 free-running counter
D13 D13 free-running counter
D12 D12 free-running counter
D11 D11 free-running counter
D10 D10 free-running counter
D9
D9 free-running counter
D8
D8 free-running counter
D7 to D0:
D7
D7 free-running counter
D6
D6 free-running counter
D5
D5 free-running counter
D4
D4 free-running counter
D3
D3 free-running counter
Page 74
Register Description
xrm-dac-d4-1g-manual_v2_2.pdf