XMC-6VLX
USER’S MANUAL
Acromag, Inc. Tel: 248-295-0310
- 103 - http://www.acromag.com
- 103 -
www.acromag.com
User Programmable (U2) FPGA
EDK Example Design
P15 Connector
Surge Immunity:
Not required for signal I/O per IEC 61000-4-5.
Electric Fast Transient (EFT) Immunity:
Complies with IEC 61000-4-4 Level 2
(0.5KV at field I/O terminals).
Electrostatic Discharge (ESD) Immunity:
Complies with EN61000-4-2 Level
3 (8KV enclosure port air discharge) Level 2 (4KV enclosure port contact
discharge).
Radiated Emissions:
Meets or exceeds European Norm 61000-6-3:2007 for
class B equipment. Shielded cable with I/O connections in shielded
enclosure is required to meet compliance.
XC6VLX240T-1FF1156
241,152 Logic Cells
3,650 Kbit Distributed RAM
416 36 Kbit Block RAMs
768 DSP48E1 Slices
12 Mixed Mode Clock Managers
2 Interface Blocks for PCI Express
4 Ethernet MACs
XC6VLX365T-1FF1156
364,032 Logic Cells
4,130 Kbit Distributed RAM
416 36 Kbit Block RAMs
576 DSP48E1 Slices
12 Mixed Mode Clock Managers
2 Interface Blocks for PCI Express
4 Ethernet MACs
Xilinx XC6VLX240T-1FF1156 Resource Usage
Slice Registers 64,465 Used 301,440 Available 21% Utilization
Slice LUTs 68,276 Used 150,720 Available 45% Utilization
MMCMs 4 Used 12 Available 33% Utilization
Xilinx XC6VLX365T-1FF1156 Resource Usage
Slice Registers 64,465 Used 455,040 Available 14% Utilization
Slice LUTs 68,257 Used 227,520 Available 30% Utilization
MMCMs 4 Used 12 Available 33% Utilization
114 pin Samtec ASP-103614-05 connector complies with ANSI/VITA 42.3-
2006