USCI Registers: SPI Mode
20-17
Universal Serial Communication Interface, SPI Mode
UCAxCTL1, USCI_Ax Control Register 1
UCBxCTL1, USCI_Bx Control Register 1
7
6
5
4
3
2
1
0
UCSSELx
Unused
UCSWRST
rw-0
rw-0
rw-0
†
r0
‡
rw-0
rw-0
rw-0
rw-0
rw-1
†
UCAxCTL1 (USCI_Ax)
‡
UCBxCTL1 (USCI_Bx)
UCSSELx
Bits
7-6
USCI clock source select. These bits select the BRCLK source clock in
master mode. UCxCLK is always used in slave mode.
00
NA
01
ACLK
10
SMCLK
11
SMCLK
Unused
Bits
5-1
Unused in synchronous mode (UCSYNC=1).
UCSWRST
Bit 0
Software reset enable
0
Disabled. USCI reset released for operation.
1
Enabled. USCI logic held in reset state.
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...