System Reset and Initialization
2-2
System Resets, Interrupts, and Operating Modes
2.1
System Reset and Initialization
The system reset circuitry shown in Figure 2−1 sources both a power-on reset
(POR) and a power-up clear (PUC) signal. Different events trigger these reset
signals and different initial conditions exist depending on which signal was
generated.
Figure 2−1. Power-On Reset and Power-Up Clear Schematic
POR
Latch
S
R
PUC
Latch
S
R
Resetwd1
Resetwd2
S
S
Delay
RST/NMI
WDTNMI
†
WDTTMSEL
†
WDTQn
†
WDTIFG
†
EQU
†
MCLK
POR
PUC
S
(from flash module)
KEYV
SVS_POR
0 V
V
CC
0 V
Brownout
Reset
† From watchdog timer peripheral module
~ 50us
A POR is a device reset. A POR is only generated by the following three
events:
-
Powering up the device
-
A low signal on the RST/NMI pin when configured in the reset mode
-
An SVS low condition when PORON = 1.
A PUC is always generated when a POR is generated, but a POR is not
generated by a PUC. The following events trigger a PUC:
-
A POR signal
-
Watchdog timer expiration when in watchdog mode only
-
Watchdog timer security key violation
-
A Flash memory security key violation
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...