SD16_A Operation
28-12
SD16_A
28.2.8 Conversion Memory Register: SD16MEMx
One SD16MEMx register is associated with each SD16_A channel.
Conversion results are moved to the corresponding SD16MEMx register with
each decimation step of the digital filter. The SD16IFG bit is set when new data
is written to SD16MEMx. SD16IFG is automatically cleared when SD16MEMx
is read by the CPU or may be cleared with software.
Output Data Format
The output data format is configurable in two’s complement, offset binary or
unipolar mode as shown in Table 28−3.The data format is selected by the
SD16DF and SD16UNI bits.
Table 28−3.Data Format
SD16UNI
SD16DF
Format
Analog Input
SD16MEMx
†
Digital Filter Output
(OSR = 256)
Bipolar
+FSR
FFFF
FFFFFF
0
0
Bipolar
Offset
ZERO
8000
800000
0
0
Offset
Binary
−FSR
0000
000000
Bipolar
+FSR
7FFF
7FFFFF
0
1
Bipolar
Two’s
ZERO
0000
000000
0
1
Two s
Compliment
−FSR
8000
800000
+FSR
FFFF
FFFFFF
1
0
Unipolar
ZERO
0000
800000
1
0
Unipolar
−FSR
0000
000000
†
Independent of SD16OSRx and SD16XOSR settings; SD16LSBACC = 0.
Note:
Offset Measurements and Data Format
Any offset measurement done either externally or using the internal
differential pair A7 would be appropriate only when the channel is operating
under bipolar mode with SD16UNI = 0.
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...