FLL+ Clock Module Registers
5-17
FLL+ Clock Module
FLL_CTL1, FLL+ Control Register 1
7
6
5
4
3
2
1
0
LFXT1DIG
‡
SMCLK
OFF
†
XT2OFF
†
SELMx
†
SELS
†
FLL_DIVx
rw−0
rw−0
rw−(1)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
†
Not present in MSP430x41x, MSP430x42x devices.
‡
Only supported by MSP430xG46x and MSP430x47x devices. Otherwise unused.
LFXT1DIG
Bit 7
Select digital external clock source. This bit enables the input of an
external digital clock signal on XIN in low frequency mode (XTS_FLL = 0).
Only supported in MSP430xG46x and MSP430x47x devices.
0
Crystal input selected.
1
Digital clock input selected.
SMCLKOFF
Bit 6
SMCLK off. This bit turns off SMCLK. Not present in MSP430x41x,
MSPx42x devices.
0
SMCLK is on
1
SMCLK is off
XT2OFF
Bit 5
XT2 off. This bit turns off the XT2 oscillator. Not present in MSP430x41x,
MSPx42x devices.
0
XT2 is on
1
XT2 is off if it is not used for MCLK or SMCLK.
SELMx
Bits
4−3
Select MCLK. These bits select the MCLK source. Not present in
MSP430x41x, MSP430x42x devices.
00
DCOCLK
01
DCOCLK
10
XT2CLK
11
LFXT1CLK
SELS
Bit 2
Select SMCLK. This bit selects the SMCLK source. Not present in
MSP430x41x, MSP430x42x devices.
0
DCOCLK
1
XT2CLK
FLL_DIVx
Bits
1−0
ACLK divider
00
/1
01
/2
10
/4
11
/8
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...