USART Registers: SPI Mode
18-14
USART Peripheral Interface, SPI Mode
UxCTL, USART Control Register
7
6
5
4
3
2
1
0
Unused
Unused
I2C
†
CHAR
LISTEN
SYNC
MM
SWRST
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
rw−1
Unused
Bits
7−6
Unused
I2C
†
Bit 5
I2C mode enable. This bit selects I2C or SPI operation when SYNC = 1.
0
SPI mode
1
I
2
C mode
CHAR
Bit 4
Character length
0
7-bit data
1
8-bit data
LISTEN
Bit 3
Listen enable. The LISTEN bit selects the loopback mode
0
Disabled
1
Enabled. The transmit signal is internally fed back to the receiver
SYNC
Bit 2
Synchronous mode enable
0
UART mode
1
SPI mode
MM
Bit 1
Master mode
0
USART is slave
1
USART is master
SWRST
Bit 0
Software reset enable
0
Disabled. USART reset released for operation
1
Enabled. USART logic held in reset state
†
Not implemented in 4xx devices.
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...