USCI Registers: UART Mode
19-28
Universal Serial Communication Interface, UART Mode
UCAxCTL0, USCI_Ax Control Register 0
7
6
5
4
3
2
1
0
UCPEN
UCPAR
UCMSB
UC7BIT
UCSPB
UCMODEx
UCSYNC=0
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
UCPEN
Bit 7
Parity enable
0
Parity disabled.
1
Parity enabled. Parity bit is generated (UCAxTXD) and expected
(UCAxRXD). In address-bit multiprocessor mode, the address bit is
included in the parity calculation.
UCPAR
Bit 6
Parity select. UCPAR is not used when parity is disabled.
0
Odd parity
1
Even parity
UCMSB
Bit 5
MSB first select. Controls the direction of the receive and transmit shift
register.
0
LSB first
1
MSB first
UC7BIT
Bit 4
Character length. Selects 7-bit or 8-bit character length.
0
8-bit data
1
7-bit data
UCSPB
Bit 3
Stop bit select. Number of stop bits.
0
One stop bit
1
Two stop bits
UCMODEx
Bits
2−1
USCI mode. The UCMODEx bits select the asynchronous mode when
UCSYNC = 0.
00
UART Mode.
01
Idle-Line Multiprocessor Mode.
10
Address-Bit Multiprocessor Mode.
11
UART Mode with automatic baud rate detection.
UCSYNC
Bit 0
Synchronous mode enable
0
Asynchronous mode
1
Synchronous Mode
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...