FLL+ Clock Module Operation
5-10
FLL+ Clock Module
5.2.6
DCO Modulator
The modulator mixes two adjacent DCO frequencies to produce an
intermediate effective frequency and spread the clock energy, reducing
electromagnetic interference (EMI)
.
The modulator mixes the two adjacent
frequencies across 32 DCOCLK clock cycles.
The error of the effective frequency is zero every 32 DCOCLK cycles and does
not accumulate. The modulator settings and DCO control are automatically
controlled by the FLL hardware. Figure 5−4 illustrates the modulator
operation.
Figure 5−4. Modulator Patterns
Lower DCO Tap Frequency f
DCO
31
24
16
15
5
4
3
2
1
0
Upper DCO Tap Frequency f
DCO+1
One ACLK Cycle
f
(DCOCLK)
Cycles, Shown for f(DCOCLK)=f(ACLK)
×
32
N
DCOmod
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...