Address Instructions
4-170
16-Bit MSP430X CPU
SUBA
Subtract 20-bit source from 20-bit destination register
Syntax
SUBA
Rsrc,Rdst
SUBA
#imm20,Rdst
Operation
(.not.src) + 1 + Rdst
→
Rdst
or Rdst − src
→
Rdst
Description
The 20-bit source operand is subtracted from the 20-bit destination register.
This is made by adding the 1’s complement of the 1 to the
destination. The result is written to the destination register, the source is not
affected.
Status Bits
N:
Set if result is negative (src > dst), reset if positive (src <= dst)
Z:
Set if result is zero (src = dst), reset otherwise (src
≠
dst)
C:
Set if there is a carry from the MSB (Rdst.19), reset otherwise
V:
Set if the subtraction of a negative source operand from a positive des-
tination operand delivers a negative result, or if the subtraction of a posi-
tive source operand from a negative destination operand delivers a
positive result, reset otherwise (no overflow).
Mode Bits
OSCOFF, CPUOFF, and GIE are not affected.
Example
The 20-bit value in R5 is subtracted from R6. If a carry occurs, the program
continues at label TONI.
SUBA
R5,R6
; R6 − R5 -> R6
JC
TONI
; Carry occurred
...
; No carry
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...