![Texas Instruments AM1802 Скачать руководство пользователя страница 13](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556013.webp)
List of Tables
2-1.
Exception Vector Table for ARM
........................................................................................
2-2.
Different Address Types in ARM System
..............................................................................
3-1.
AM1802 ARM Microprocessor System Interconnect Matrix
.........................................................
5-1.
MPU Memory Regions
....................................................................................................
5-2.
MPU Default Configuration
...............................................................................................
5-3.
Device Master Settings
...................................................................................................
5-4.
Request Type Access Controls
..........................................................................................
5-5.
MPU_BOOTCFG_ERR Interrupt Sources
.............................................................................
5-6.
Memory Protection Unit 1 (MPU1) Registers
..........................................................................
5-7.
Memory Protection Unit 2 (MPU2) Registers
..........................................................................
5-8.
Revision ID Register (REVID) Field Descriptions
.....................................................................
5-9.
Configuration Register (CONFIG) Field Descriptions
.................................................................
5-10.
Interrupt Raw Status/Set Register (IRAWSTAT) Field Descriptions
................................................
5-11.
Interrupt Enable Status/Clear Register (IENSTAT) Field Descriptions
.............................................
5-12.
Interrupt Enable Set Register (IENSET) Field Descriptions
.........................................................
5-13.
Interrupt Enable Clear Register (IENCLR) Field Descriptions
.......................................................
5-14.
Fixed Range Memory Protection Page Attributes Register (FXD_MPPA) Field Descriptions
..................
5-15.
MPU1 Programmable Range n Start Address Register (PROGn_MPSAR) Field Descriptions
................
5-16.
MPU2 Programmable Range n Start Address Register (PROGn_MPSAR) Field Descriptions
................
5-17.
MPU1 Programmable Range n End Address Register (PROGn_MPEAR) Field Descriptions
.................
5-18.
MPU2 Programmable Range n End Address Register (PROGn_MPEAR) Field Descriptions
.................
5-19.
Programmable Range Memory Protection Page Attributes Register (PROGn_MPPA) Field Descriptions
...
5-20.
Fault Address Register (FLTADDRR) Field Descriptions
............................................................
5-21.
Fault Status Register (FLTSTAT) Field Descriptions
.................................................................
5-22.
Fault Clear Register (FLTCLR) Field Descriptions
....................................................................
6-1.
Device Clock Inputs
.......................................................................................................
6-2.
System Clock Domains
...................................................................................................
6-3.
Example PLL Frequencies
..............................................................................................
6-4.
USB Clock Multiplexing Options
.........................................................................................
6-5.
DDR2/mDDR Memory Controller MCLK Frequencies
................................................................
6-6.
EMIFA Frequencies
.......................................................................................................
6-7.
EMAC Reference Clock Frequencies
...................................................................................
6-8.
Peripherals
.................................................................................................................
7-1.
System PLLC Output Clocks
.............................................................................................
7-2.
PLL Controller 0 (PLLC0) Registers
....................................................................................
7-3.
PLL Controller 1 (PLLC1) Registers
....................................................................................
7-4.
PLLC0 Revision Identification Register (REVID) Field Descriptions
................................................
7-5.
PLLC1 Revision Identification Register (REVID) Field Descriptions
................................................
7-6.
Reset Type Status Register (RSTYPE) Field Descriptions
..........................................................
7-7.
Reset Control Register (RSCTRL) Field Descriptions
................................................................
7-8.
PLLC0 Control Register (PLLCTL) Field Descriptions
................................................................
7-9.
PLLC1 Control Register (PLLCTL) Field Descriptions
................................................................
7-10.
PLLC0 OBSCLK Select Register (OCSEL) Field Descriptions
......................................................
7-11.
PLLC1 OBSCLK Select Register (OCSEL) Field Descriptions
......................................................
7-12.
PLL Multiplier Control Register (PLLM) Field Descriptions
..........................................................
7-13.
PLLC0 Pre-Divider Control Register (PREDIV) Field Descriptions
.................................................
7-14.
PLLC0 Divider 1 Register (PLLDIV1) Field Descriptions
.............................................................
13
SPRUGX5A
–
May 2011
List of Tables
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...