![Texas Instruments AM1802 Скачать руководство пользователя страница 33](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556033.webp)
Legend:
32-bit BUS
64-bit BUS
IP Module
Synchronous Bridge
Asynchronous Bridge
SCR
Paths with dashed lines cross the subchip boundary
USB0 CDMA
USB0 VBUSP
SCR F0
EMAC
SCR F1
BR F1
EDMA3_0_TC0
rd
wr
EDMA3_0_TC1
rd
wr
EDMA3_1_TC0
rd
wr
BR F0
SCR1
ARM-I
ARM-D
SCR0
BR1
BR2
BR0
BR8
AINTC
Clock Domain: SYSCLK6 [CPU/1 Synchronous]
BR3
BR4
SCR2
EDMA3_0_CC0
EDMA3_0_CC0
BR F6
SCR F4
MPU1
SCR F3
DDR2/mDDR
BR5
SCR5
PSC0
PLLC0
SYSCFG0
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
BR6
SCR6
Timer64P0
Timer64P1
I2C0
RTC
Async 2 Clock Domain
BR7
Async 1 Clock Domain
EMIFA
ARM ROM
ARM RAM
SCR4
MMC/SD0
SPI0
UART0
EDMA3_0_TC0
EDMA3_0_TC1
SCR F5
EDMA3_0_CC1
EDMA3_1_CC0
USB0 Cfg
EDMA3_0_CC1
BR F3
SCR F6
SYSCFG1
EMAC
EMAC MDIO
GPIO
PSC1
PLLC1
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
BR F4
BR F5
SCR F7
UART1
UART2
McASP0
SCR F8
Timer64P2
Timer64P3
SPI1
Async 3 [PLL1] Clock Domain
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
128 KB
On-chip RAM
MPU2
System Interconnect Block Diagram
3.2
System Interconnect Block Diagram
shows a system interconnect block diagram.
Figure 3-1. System Interconnect Block Diagram
33
SPRUGX5A
–
May 2011
System Interconnect
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...