
SYSCFG Registers
Table 10-2. Default Master Priority
Master
Default Priority
(1)
Master Priority Register
EDMA3_0_TC0
(2)
0
MSTPRI1
EDMA3_0_TC1
(2)
0
MSTPRI1
ARM - Instruction
2
MSTPRI0
ARM - Data
2
MSTPRI0
EDMA3_1_TC0
(2)
4
MSTPRI1
EMAC
4
MSTPRI2
USB2.0 CFG
4
MSTPRI2
USB2.0 DMA
4
MSTPRI2
(1)
The default priority settings might not be optimal for all applications. The master priority should be changed from default based
on application specific requirement, in order to get optimal performance and prioritization for masters moving data that is real
time sensitive.
(2)
The priority for EDMA3_0_TC0, EDMA3_0_TC1, and EDMA3_1_TC0 is configurable through fields in the master priority 1
register (MSTPRI1), not the EDMA3CC QUEPRI register.
10.4 SYSCFG Registers
lists the memory-mapped registers for the system configuration module 0 (SYSCFG0) and
lists the memory-mapped registers for the system configuration module 1 (SYSCFG1). These
tables also indicate whether a particular register can be accessed only when the CPU is in privileged
mode.
Table 10-3. System Configuration Module 0 (SYSCFG0) Registers
Address
Acronym
Register Description
Access
Section
01C1 4000h
REVID
Revision Identification Register
—
01C1 4008h
DIEIDR0
(1)
Die Identification Register 0
—
—
01C1 400Ch
DIEIDR1
(1)
Die Identification Register 1
—
—
01C1 4010h
DIEIDR2
(1)
Die Identification Register 2
—
—
01C1 4014h
DIEIDR3
(1)
Die Identification Register 3
—
—
01C1 4018h
DEVIDR0
Device Identification Register 0
Privileged mode
01C1 4020h
BOOTCFG
Boot Configuration Register
Privileged mode
01C1 4038h
KICK0R
Kick 0 Register
Privileged mode
01C1 403Ch
KICK1R
Kick 1 Register
Privileged mode
01C1 4040h
HOST0CFG
Host 0 Configuration Register
—
01C1 40E0h
IRAWSTAT
Interrupt Raw Status/Set Register
Privileged mode
01C1 40E4h
IENSTAT
Interrupt Enable Status/Clear Register
Privileged mode
01C1 40E8h
IENSET
Interrupt Enable Register
Privileged mode
01C1 40ECh
IENCLR
Interrupt Enable Clear Register
Privileged mode
01C1 40F0h
EOI
End of Interrupt Register
Privileged mode
01C1 40F4h
FLTADDRR
Fault Address Register
Privileged mode
01C1 40F8h
FLTSTAT
Fault Status Register
—
01C1 4110h
MSTPRI0
Master Priority 0 Register
Privileged mode
01C1 4114h
MSTPRI1
Master Priority 1 Register
Privileged mode
01C1 4118h
MSTPRI2
Master Priority 2 Register
Privileged mode
01C1 4120h
PINMUX0
Pin Multiplexing Control 0 Register
Privileged mode
01C1 4124h
PINMUX1
Pin Multiplexing Control 1 Register
Privileged mode
(1)
This register is for internal-use only.
148 System Configuration (SYSCFG) Module
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...