![Texas Instruments AM1802 Скачать руководство пользователя страница 6](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556006.webp)
9.5.1
Module Clock ON/OFF
.........................................................................................
9.5.2
Module Clock Frequency Scaling
.............................................................................
9.5.3
PLL Bypass and Power Down
.................................................................................
9.6
ARM Sleep Mode Management
........................................................................................
9.6.1
ARM Wait-For-Interrupt Sleep Mode
.........................................................................
9.6.2
ARM Clock OFF
.................................................................................................
9.6.3
ARM Subsystem Clock ON
....................................................................................
9.7
RTC-Only Mode
..........................................................................................................
9.8
Dynamic Voltage and Frequency Scaling (DVFS)
...................................................................
9.8.1
Frequency Scaling Considerations
...........................................................................
9.8.2
Voltage Scaling Considerations
...............................................................................
9.9
Deep Sleep Mode
........................................................................................................
9.9.1
Entering/Exiting Deep Sleep Mode Using Externally Controlled Wake-Up
..............................
9.9.2
Entering/Exiting Deep Sleep Mode Using RTC Controlled Wake-Up
....................................
9.9.3
Deep Sleep Sequence
.........................................................................................
9.9.4
Entering/Exiting Deep Sleep Mode Using Software Handshaking
.......................................
9.10
Additional Peripheral Power Management Considerations
.........................................................
9.10.1
USB PHY Power Down Control
..............................................................................
9.10.2
DDR2/mDDR Memory Controller Clock Gating and Self-Refresh Mode
...............................
9.10.3
LVCMOS I/O Buffer Receiver Disable
......................................................................
9.10.4
Pull-Up/Pull-Down Disable
....................................................................................
10
System Configuration (SYSCFG) Module
............................................................................
10.1
Introduction
...............................................................................................................
10.2
Protection
.................................................................................................................
10.2.1
Privilege Mode Protection
.....................................................................................
10.2.2
Kicker Mechanism Protection
................................................................................
10.3
Master Priority Control
...................................................................................................
10.4
SYSCFG Registers
......................................................................................................
10.4.1
Revision Identification Register (REVID)
...................................................................
10.4.2
Device Identification Register 0 (DEVIDR0)
................................................................
10.4.3
Boot Configuration Register (BOOTCFG)
..................................................................
10.4.4
Kick Registers (KICK0R-KICK1R)
...........................................................................
10.4.5
Host 0 Configuration Register (HOST0CFG)
...............................................................
10.4.6
Interrupt Registers
.............................................................................................
10.4.7
Fault Registers
.................................................................................................
10.4.8
Master Priority Registers (MSTPRI0-MSTPRI2)
...........................................................
10.4.9
Pin Multiplexing Control Registers (PINMUX0-PINMUX19)
..............................................
10.4.10
Suspend Source Register (SUSPSRC)
...................................................................
10.4.11
Chip Signal Register (CHIPSIG)
...........................................................................
10.4.12
Chip Signal Clear Register (CHIPSIG_CLR)
.............................................................
10.4.13
Chip Configuration 0 Register (CFGCHIP0)
..............................................................
10.4.14
Chip Configuration 1 Register (CFGCHIP1)
..............................................................
10.4.15
Chip Configuration 2 Register (CFGCHIP2)
..............................................................
10.4.16
Chip Configuration 3 Register (CFGCHIP3)
..............................................................
10.4.17
Chip Configuration 4 Register (CFGCHIP4)
..............................................................
10.4.18
VTP I/O Control Register (VTPIO_CTL)
...................................................................
10.4.19
DDR Slew Register (DDR_SLEW)
.........................................................................
10.4.20
Deep Sleep Register (DEEPSLEEP)
......................................................................
10.4.21
Pullup/Pulldown Enable Register (PUPD_ENA)
.........................................................
10.4.22
Pullup/Pulldown Select Register (PUPD_SEL)
...........................................................
10.4.23
RXACTIVE Control Register (RXACTIVE)
................................................................
11
ARM Interrupt Controller (AINTC)
.......................................................................................
11.1
Introduction
...............................................................................................................
6
Contents
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...