![Texas Instruments AM1802 Скачать руководство пользователя страница 9](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556009.webp)
List of Figures
1-1.
AM1802 ARM Microprocessor Block Diagram
........................................................................
3-1.
System Interconnect Block Diagram
....................................................................................
5-1.
MPU Block Diagram
.......................................................................................................
5-2.
Permission Fields
..........................................................................................................
5-3.
Revision ID Register (REVID)
...........................................................................................
5-4.
Configuration Register (CONFIG)
.......................................................................................
5-5.
Interrupt Raw Status/Set Register (IRAWSTAT)
......................................................................
5-6.
Interrupt Enable Status/Clear Register (IENSTAT)
...................................................................
5-7.
Interrupt Enable Set Register (IENSET)
................................................................................
5-8.
Interrupt Enable Clear Register (IENCLR)
.............................................................................
5-9.
Fixed Range Start Address Register (FXD_MPSAR)
................................................................
5-10.
Fixed Range End Address Register (FXD_MPEAR)
.................................................................
5-11.
Fixed Range Memory Protection Page Attributes Register (FXD_MPPA)
.........................................
5-12.
MPU1 Programmable Range n Start Address Register (PROGn_MPSAR)
.......................................
5-13.
MPU2 Programmable Range n Start Address Register (PROGn_MPSAR)
.......................................
5-14.
MPU1 Programmable Range n End Address Register (PROGn_MPEAR)
........................................
5-15.
MPU2 Programmable Range n End Address Register (PROGn_MPEAR)
........................................
5-16.
Programmable Range Memory Protection Page Attributes Register (PROGn_MPPA)
..........................
5-17.
Fault Address Register (FLTADDRR)
..................................................................................
5-18.
Fault Status Register (FLTSTAT)
.......................................................................................
5-19.
Fault Clear Register (FLTCLR)
..........................................................................................
6-1.
Overall Clocking Diagram
................................................................................................
6-2.
USB Clocking Diagram
...................................................................................................
6-3.
DDR2/mDDR Memory Controller Clocking Diagram
..................................................................
6-4.
EMIFA Clocking Diagram
.................................................................................................
6-5.
EMAC Clocking Diagram
.................................................................................................
6-6.
McASP Clocking Diagram
................................................................................................
7-1.
PLLC Structure
............................................................................................................
7-2.
PLLC0 Revision Identification Register (REVID)
......................................................................
7-3.
PLLC1 Revision Identification Register (REVID)
......................................................................
7-4.
Reset Type Status Register (RSTYPE)
................................................................................
7-5.
Reset Control Register (RSCTRL)
......................................................................................
7-6.
PLLC0 Control Register (PLLCTL)
......................................................................................
7-7.
PLLC1 Control Register (PLLCTL)
......................................................................................
7-8.
PLLC0 OBSCLK Select Register (OCSEL)
............................................................................
7-9.
PLLC1 OBSCLK Select Register (OCSEL)
............................................................................
7-10.
PLL Multiplier Control Register (PLLM)
.................................................................................
7-11.
PLLC0 Pre-Divider Control Register (PREDIV)
.......................................................................
7-12.
PLLC0 Divider 1 Register (PLLDIV1)
...................................................................................
7-13.
PLLC1 Divider 1 Register (PLLDIV1)
...................................................................................
7-14.
PLLC0 Divider 2 Register (PLLDIV2)
..................................................................................
7-15.
PLLC1 Divider 2 Register (PLLDIV2)
..................................................................................
7-16.
PLLC0 Divider 3 Register (PLLDIV3)
..................................................................................
7-17.
PLLC1 Divider 3 Register (PLLDIV3)
..................................................................................
7-18.
PLLC0 Divider 4 Register (PLLDIV4)
...................................................................................
7-19.
PLLC0 Divider 5 Register (PLLDIV5)
...................................................................................
7-20.
PLLC0 Divider 6 Register (PLLDIV6)
...................................................................................
9
SPRUGX5A
–
May 2011
List of Figures
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...