![Texas Instruments AM1802 Скачать руководство пользователя страница 56](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556056.webp)
MPU Registers
5.3.14 Fault Status Register (FLTSTAT)
The fault status register (FLTSTAT) holds the status and attributes of the first protection fault transfer. The
FLTSTAT is shown in
and described in
.
Figure 5-18. Fault Status Register (FLTSTAT)
31
24
23
16
Reserved
MSTID
R-0
R-0
15
13
12
9
8
6
5
0
Reserved
PRIVID
Reserved
TYPE
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -n = value after reset
Table 5-21. Fault Status Register (FLTSTAT) Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reserved
23-16
MSTID
0-FFh
Master ID of fault transfer.
15-13
Reserved
0
Reserved
12-9
PRIVID
0-Fh
Privilege ID of fault transfer.
8-6
Reserved
0
Reserved
5-0
TYPE
0-3Fh
Fault type. The TYPE bit field is cleared when a 1 is written to the CLEAR bit in the fault clear
register (FLTCLR).
0
No fault.
1h
User execute fault.
2h
User write fault.
3h
Reserved
4h
User read fault.
5h-7h
Reserved
8h
Supervisor execute fault.
9h-Fh
Reserved
10h
Supervisor write fault.
11h
Reserved
12h
Relaxed cache write back fault.
13h-1Fh
Reserved
20h
Supervisor read fault.
21h-3Eh
Reserved
3Fh
Relaxed cache line fill fault.
56
Memory Protection Unit (MPU)
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...