![Texas Instruments AM1802 Скачать руководство пользователя страница 10](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556010.webp)
7-21.
PLLC0 Divider 7 Register (PLLDIV7)
...................................................................................
7-22.
PLLC0 Oscillator Divider 1 Register (OSCDIV)
.......................................................................
7-23.
PLLC1 Oscillator Divider 1 Register (OSCDIV)
.......................................................................
7-24.
PLL Post-Divider Control Register (POSTDIV)
........................................................................
7-25.
PLL Controller Command Register (PLLCMD)
........................................................................
7-26.
PLL Controller Status Register (PLLSTAT)
............................................................................
7-27.
PLLC0 Clock Align Control Register (ALNCTL)
.......................................................................
7-28.
PLLC1 Clock Align Control Register (ALNCTL)
.......................................................................
7-29.
PLLC0 PLLDIV Ratio Change Status Register (DCHANGE)
........................................................
7-30.
PLLC1 PLLDIV Ratio Change Status Register (DCHANGE)
........................................................
7-31.
PLLC0 Clock Enable Control Register (CKEN)
.......................................................................
7-32.
PLLC1 Clock Enable Control Register (CKEN)
.......................................................................
7-33.
PLLC0 Clock Status Register (CKSTAT)
...............................................................................
7-34.
PLLC1 Clock Status Register (CKSTAT)
.............................................................................
7-35.
PLLC0 SYSCLK Status Register (SYSTAT)
.........................................................................
7-36.
PLLC1 SYSCLK Status Register (SYSTAT)
.........................................................................
7-37.
Emulation Performance Counter 0 Register (EMUCNT0)
..........................................................
7-38.
Emulation Performance Counter 1 Register (EMUCNT1)
..........................................................
8-1.
Revision Identification Register (REVID)
.............................................................................
8-2.
Interrupt Evaluation Register (INTEVAL)
.............................................................................
8-3.
PSC0 Module Error Pending Register 0 (MERRPR0)
..............................................................
8-4.
PSC1 Module Error Pending Register 0 (MERRPR0)
..............................................................
8-5.
PSC0 Module Error Clear Register 0 (MERRCR0)
..................................................................
8-6.
PSC1 Module Error Clear Register 0 (MERRCR0)
..................................................................
8-7.
Power Error Pending Register (PERRPR)
............................................................................
8-8.
Power Error Clear Register (PERRCR)
...............................................................................
8-9.
Power Domain Transition Command Register (PTCMD)
...........................................................
8-10.
Power Domain Transition Status Register (PTSTAT)
...............................................................
8-11.
Power Domain 0 Status Register (PDSTAT0)
.......................................................................
8-12.
Power Domain 1 Status Register (PDSTAT1)
.......................................................................
8-13.
Power Domain 0 Control Register (PDCTL0)
........................................................................
8-14.
Power Domain 1 Control Register (PDCTL1)
........................................................................
8-15.
Power Domain 0 Configuration Register (PDCFG0)
................................................................
8-16.
Power Domain 1 Configuration Register (PDCFG1)
................................................................
8-17.
Module Status n Register (MDSTATn)
................................................................................
8-18.
PSC0 Module Control n Register (MDCTLn)
.........................................................................
8-19.
PSC1 Module Control n Register (MDCTLn)
.........................................................................
9-1.
Deep Sleep Mode Sequence
...........................................................................................
10-1.
Revision Identification Register (REVID)
.............................................................................
10-2.
Device Identification Register 0 (DEVIDR0)
..........................................................................
10-3.
Boot Configuration Register (BOOTCFG)
............................................................................
10-4.
Kick 0 Register (KICK0R)
...............................................................................................
10-5.
Kick 1 Register (KICK1R)
...............................................................................................
10-6.
Host 0 Configuration Register (HOST0CFG)
.........................................................................
10-7.
Interrupt Raw Status/Set Register (IRAWSTAT)
.....................................................................
10-8.
Interrupt Enable Status/Clear Register (IENSTAT)
..................................................................
10-9.
Interrupt Enable Register (IENSET)
...................................................................................
10-10. Interrupt Enable Clear Register (IENCLR)
............................................................................
10-11. End of Interrupt Register (EOI)
.........................................................................................
10
List of Figures
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...