![Texas Instruments AM1802 Скачать руководство пользователя страница 123](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556123.webp)
PSC Registers
8.6.13 Power Domain 0 Control Register (PDCTL0)
The power domain 0 control register (PDCTL0) is shown in
and described in
.
Figure 8-13. Power Domain 0 Control Register (PDCTL0)
31
24
23
16
Reserved
WAKECNT
R-0
R/W-1Fh
15
12
11
10
9
8
7
1
0
PDMODE
Reserved
EMUIHBIE
Rsvd
Reserved
NEXT
R-Fh
R-0
R/W-0
R-1
R-0
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 8-18. Power Domain 0 Control Register (PDCTL0) Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reserved
23-16
WAKECNT
0-FFh
RAM wake count delay value. Not recommended to change the default value (1Fh). Bits 23-30:
GOOD2ACCESS wake delay. Bits 19-16: ON2GOOD wake delay.
15-12
PDMODE
0-Fh
Power down mode.
0-Eh
Reserved
Fh
Core on, RAM array on, RAM periphery on.
11-10
Reserved
0
Reserved
9
EMUIHBIE
Emulation alters power domain state interrupt enable.
0
Disable interrupt.
1
Enable interrupt.
8
Reserved
1
Reserved
7-1
Reserved
0
Reserved
0
NEXT
Power domain next state. For Always ON power domain this bit is read/write, but writes have no effect
since internally this power domain always remains in the on state.
0
Power domain off.
1
Power domain on.
123
SPRUGX5A
–
May 2011
Power and Sleep Controller (PSC)
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...