![Texas Instruments AM1802 Скачать руководство пользователя страница 207](http://html.mh-extra.com/html/texas-instruments/am1802/am1802_reference-manual_1094556207.webp)
SYSCFG Registers
10.4.15 Chip Configuration 2 Register (CFGCHIP2)
The chip configuration 2 register (CFGCHIP2) controls the following functions:
•
USB2.0 OTG PHY
The CFGCHIP2 is shown in
and described in
.
Figure 10-42. Chip Configuration 2 Register (CFGCHIP2)
31
24
Reserved
R-0
23
18
17
16
Reserved
USB0PHYCLKGD
USB0VBUSSENSE
R-0
R-0
R-0
15
14
13
12
11
10
9
8
RESET
USB0OTGMODE
Reserved
USB0PHYCLKMUX
USB0PHYPWDN
USB0OTGPWRDN
USB0DATPOL
R/W-1
R/W-3h
R/W-0
R/W-1
R/W-1
R/W-1
R/W-1
7
6
5
4
3
0
Reserved
USB0PHY_PLLON
USB0SESNDEN
USB0VBDTCTEN
USB0REF_FREQ
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 10-46. Chip Configuration 2 Register (CFGCHIP2) Field Descriptions
Bit
Field
Value
Description
31-18
Reserved
0
Reserved
17
USB0PHYCLKGD
Status of USB2.0 PHY.
0
Clock is not present, power is not good, and PLL has not locked.
1
Clock is present, power is good, and PLL has locked.
16
USB0VBUSSENSE
Status of USB2.0 PHY VBUS sense.
0
PHY is not sensing voltage presence on the VBUS pin.
1
PHY is sensing voltage presence on the VBUS pin.
15
RESET
USB2.0 PHY reset.
0
Not in reset.
1
USB2.0 PHY in reset.
14-13
USB0OTGMODE
USB2.0 OTG subsystem mode.
0
No override. PHY drive signals to controller based on its comparators for VBUS and ID pins.
1h
Override phy values to force USB host operation.
2h
Override phy values to force USB device operation.
3h
Override phy values to force USB host operation with VBUS low.
12
Reserved
0
Reserved. Write the default value when modifying this register.
11
USB0PHYCLKMUX
USB2.0 PHY reference clock input mux.
0
USB2.0 PHY reference clock (USB_REFCLKIN) is sourced by an external pin.
1
USB2.0 PHY reference clock (AUXCLK) is internally generated from the PLL.
10
USB0PHYPWDN
USB2.0 PHY operation state control.
0
USB2.0 PHY is enabled and is in operating state (normal operation).
1
USB2.0 PHY is disabled and powered down.
9
USB0OTGPWRDN
USB2.0 OTG subsystem (SS) operation state control.
0
OTG SS is enabled and is in operating state (normal operation).
1
OTG SS is disabled and is powered down.
207
SPRUGX5A
–
May 2011
System Configuration (SYSCFG) Module
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...