
PLLC Registers
7.2.2.4
Changing SYSCLK Dividers
If the PLL is already operating at the desired multiplier mode, perform the following procedure to change
the SYSCLK divider values:
1. Wait for the GOSTAT bit in PLLSTAT to clear to 0 (indicates that no operation is currently in progress).
2. Program the RATIO field in PLLDIVn.
3. Set the GOSET bit in PLLCMD to 1 (initiates a new divider transition).
4. Wait for the GOSTAT bit in PLLSTAT to clear to 0 (completion of divider change).
7.3
PLLC Registers
lists the memory-mapped registers for the PLLC0 and
lists the memory-mapped
registers for the PLLC1.
Table 7-2. PLL Controller 0 (PLLC0) Registers
Address
Acronym
Register Description
Section
01C1 1000h
REVID
PLLC0 Revision Identification Register
01C1 10E4h
RSTYPE
PLLC0 Reset Type Status Register
01C1 10E8h
RSCTRL
PLLC0 Reset Control Register
01C1 1100h
PLLCTL
PLLC0 Control Register
01C1 1104h
OCSEL
PLLC0 OBSCLK Select Register
01C1 1110h
PLLM
PLLC0 PLL Multiplier Control Register
01C1 1114h
PREDIV
PLLC0 Pre-Divider Control Register
01C1 1118h
PLLDIV1
PLLC0 Divider 1 Register
01C1 111Ch
PLLDIV2
PLLC0 Divider 2 Register
01C1 1120h
PLLDIV3
PLLC0 Divider 3 Register
01C1 1124h
OSCDIV
PLLC0 Oscillator Divider 1 Register
01C1 1128h
POSTDIV
PLLC0 PLL Post-Divider Control Register
01C1 1138h
PLLCMD
PLLC0 PLL Controller Command Register
01C1 113Ch
PLLSTAT
PLLC0 PLL Controller Status Register
01C1 1140h
ALNCTL
PLLC0 Clock Align Control Register
01C1 1144h
DCHANGE
PLLC0 PLLDIV Ratio Change Status Register
01C1 1148h
CKEN
PLLC0 Clock Enable Control Register
01C1 114Ch
CKSTAT
PLLC0 Clock Status Register
01C1 1150h
SYSTAT
PLLC0 SYSCLK Status Register
01C1 1160h
PLLDIV4
PLLC0 Divider 4 Register
01C1 1164h
PLLDIV5
PLLC0 Divider 5 Register
01C1 1168h
PLLDIV6
PLLC0 Divider 6 Register
01C1 116Ch
PLLDIV7
PLLC0 Divider 7 Register
01C1 11F0h
EMUCNT0
PLLC0 Emulation Performance Counter 0 Register
01C1 11F4h
EMUCNT1
PLLC0 Emulation Performance Counter 1 Register
77
SPRUGX5A
–
May 2011
Phase-Locked Loop Controller (PLLC)
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...