M16C/62P Group (M16C/62P, M16C/62PT)
17. Serial Interface
Rev.2.41
Jan 10, 2006
Page 190 of 390
REJ09B0185-0241
NOTES:
1. Set the bit 4 and bit 5 in the U0C1 and U1C1 register to “0”. The U0IRS, U1IRS, U0RRM and
U1RRM bits in the UCON register.
2. TXD2 pin is N channel open-drain output. Set the NCH bit in the U2C0 register to “0”.
3. Not all register bits are described above. Set those bits to “0” when writing to the registers in clock
synchronous serial I/O mode.
i=0 to 2
Table 17.2
Registers to Be Used and Settings in Clock Synchronous Serial I/O Mode
Register
Bit
Function
UiTB
(3)
0 to 7
Set transmission data
UiRB
(3)
0 to 7
Reception data can be read
OER
Overrun error flag
UiBRG
0 to 7
Set a bit rate
UiMR
(3)
SMD2 to SMD0
Set to “001b”
CKDIR
Select the internal clock or external clock
IOPOL
Set to “0”
UiC0
CLK1 to CLK0
Select the count source for the UiBRG register
CRS
Select CTS or RTS to use
TXEPT
Transmit register empty flag
CRD
Enable or disable the CTS or RTS function
NCH
Select TXDi pin output mode
(2)
CKPOL
Select the transfer clock polarity
UFORM
Select the LSB first or MSB first
UiC1
TE
Set this bit to “1” to enable transmission/reception
TI
Transmit buffer empty flag
RE
Set this bit to “1” to enable reception
RI
Reception complete flag
U2IRS
(1)
Select the source of UART2 transmit interrupt
U2RRM
(1)
Set this bit to “1” to use continuous receive mode
UiLCH
Set this bit to “1” to use inverted data logic
UiERE
Set to “0”
UiSMR
0 to 7
Set to “0”
UiSMR2
0 to 7
Set to “0”
UiSMR3
0 to 2
Set to “0”
NODC
Select clock output mode
4 to 7
Set to “0”
UiSMR4
0 to 7
Set to “0”
UCON
U0IRS, U1IRS
Select the source of UART0/UART1 transmit interrupt
U0RRM, U1RRM
Set this bit to “1” to use continuous receive mode
CLKMD0
Select the transfer clock output pin when CLKMD1 = 1
CLKMD1
Set this bit to “1” to output UART1 transfer clock from two pins
RCSP
Set this bit to “1” to accept as input the CTS0 signal of the UART0 from
the P6_4 pin
7
Set to “0”
http://www.xinpian.net
提供单片机解密、IC解密、芯片解密业务
010-62245566 13810019655