M16C/62P Group (M16C/62P, M16C/62PT)
12. Interrupt
Rev.2.41
Jan 10, 2006
Page 123 of 390
REJ09B0185-0241
Figure 12.13
AIER, AIER2 and RMAD0 to RMAD3 Registers
Address Match Interrupt Enable Register
Symbol
Address
After Reset
AIER
0009h
XXXXXX00b
Bit Symbol
Bit Name
Function
RW
Nothing is assigned. When w rite, set to “0”.
When read, their contents are indeterminate.
Address Match Interrupt 0
Enable Bit
0 : Interrupt disabled
1 : Interrupt enabled
b3 b2 b1 b0
b7 b6 b5 b4
—
(b7-b2)
0 : Interrupt disabled
1 : Interrupt enabled
—
AIER0
RW
AIER1
RW
Address Match Interrupt 1
Enable Bit
Address Match Interrupt Enable Register 2
Symbol
Address
After Reset
AIER2
01BBh
XXXXXX00b
Bit Symbol
Bit Name
Function
RW
Nothing is assigned. When w rite, set to “0”.
When read, their contents are indeterminate.
Address Match Interrupt 2
Enable Bit
0 : Interrupt disabled
1 : Interrupt enabled
b3 b2 b1 b0
b7 b6 b5 b4
—
(b7-b2)
0 : Interrupt disabled
1 : Interrupt enabled
—
AIER20
RW
AIER21
RW
Address Match Interrupt 3
Enable Bit
Address Match Interrupt Register i (i = 0 to 3)
Symbol
Address
After Reset
RMAD0
0012h to 0010h
X00000h
RMAD1
0016h to 0014h
X00000h
RMAD2
01BAh to 01B8h
X00000h
RMAD3
01BEh to 01BCh
X00000h
Setting Range
RW
Nothing is assigned. When w rite, set to “0”.
When read, their contents are indeterminate.
b0
b7
(b16)
b0
(b19)
b3
(b23)
b7
—
(b15)
b7
(b8)
b0
RW
Function
Address setting register for address match interrupt
00000h to FFFFFh
http://www.xinpian.net
提供单片机解密、IC解密、芯片解密业务
010-62245566 13810019655