M16C/62P Group (M16C/62P, M16C/62PT)
17. Serial Interface
Rev.2.41
Jan 10, 2006
Page 180 of 390
REJ09B0185-0241
Figure 17.4
UARTi Transmit/Receive Unit
SP
SP
PAR
2SP
1SP
UART
TXDi
D8
D7
D6
D5
D4
D3
D2
D1
D0
2SP
1SP
UART
RXDi
D7
D6
D5
D4
D3
D2
D1
D0
D8
0
0
0
0
0
0
0
SP
SP
PAR
SMD2 to SMD0
0
1
IOPOL
STPS
IOPOL
UiERE
PRYE
0
1
1
0
1
0
1
0
1
0
1
0
SMD2 to SMD0
0
1
0
1
0
1
0
1
0
1
0
1
STPS
PRYE
Reverse
No reverse
RXD data
reverse circuit
Clock
synchronous
type
PAR enabled
PAR
disabled
UART
(7 bits)
UART
(8 bits)
Clock
synchronous type
UART(7 bits)
UART
(9 bits)
Clock
synchronous type
UART
(8 bits)
UART
(9 bits)
UARTi receive register
UiTB register
UiRB register
Data bus low-order bits
Data bus high-order bits
Logic reverse c MSB/LSB conversion circuit
Logic reverse c MSB/LSB conversion circuit
UART(7 bits)
UARTi transmit register
UART
(8 bits)
UART
(9 bits)
Clock
synchronous type
UART
(7 bits)
UART
(8 bits)
Clock
synchronous
type
Clock
synchronous type
PAR
disabled
PAR
enabled
Error signal
output circuit
Error signal output
enable
Error signal output
disable
Reverse
No reverse
TXD data
reverse circuit
i=0 to 2
SP: Stop bit
PAR: Parity bit
SMD2 to SMD0, STPS, PRYE, IOPOL, CKDIR: Bits in UiMR register
UiERE: Bit in UiC1 register
UART
(9 bits)
http://www.xinpian.net
提供单片机解密、IC解密、芯片解密业务
010-62245566 13810019655